11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 9*5c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1066b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 11f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 12f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 131e3fad10SLinJiawei 145844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 151e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 1628958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 1728958354Szhanglinjuan val mask = UInt(PredictWidth.W) 1842696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 1942696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2028958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 21a428082bSLinJiawei val brInfo = Vec(PredictWidth, new BranchInfo) 22a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 235a67e465Szhanglinjuan val ipf = Bool() 245a67e465Szhanglinjuan val crossPageIPFFix = Bool() 251e3fad10SLinJiawei} 261e3fad10SLinJiawei 27627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 283803411bSzhanglinjuan val valid = Bool() 2935fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 30627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 313803411bSzhanglinjuan} 323803411bSzhanglinjuan 33627c0a19Szhanglinjuanobject ValidUndirectioned { 34627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 35627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 363803411bSzhanglinjuan } 373803411bSzhanglinjuan} 383803411bSzhanglinjuan 39f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 40627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 411e7d14a8Szhanglinjuan val altDiffers = Bool() 421e7d14a8Szhanglinjuan val providerU = UInt(2.W) 431e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 44627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 451e7d14a8Szhanglinjuan} 461e7d14a8Szhanglinjuan 4766b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle { 4866b0d0c3Szhanglinjuan val redirect = Bool() 49e3aeae54SLingrui98 val taken = Bool() 5066b0d0c3Szhanglinjuan val jmpIdx = UInt(log2Up(PredictWidth).W) 51e3aeae54SLingrui98 val hasNotTakenBrs = Bool() 5266b0d0c3Szhanglinjuan val target = UInt(VAddrBits.W) 5366b0d0c3Szhanglinjuan val saveHalfRVI = Bool() 544a5c1190SGouLingrui val takenOnBr = Bool() 5566b0d0c3Szhanglinjuan} 5666b0d0c3Szhanglinjuan 57f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter { 5853bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 59e3aeae54SLingrui98 val ubtbHits = Bool() 6053bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 61035fad39SGouLingrui val btbHitJal = Bool() 62e3aeae54SLingrui98 val bimCtr = UInt(2.W) 6366b0d0c3Szhanglinjuan val histPtr = UInt(log2Up(ExtHistoryLength).W) 644a9bbf04SGouLingrui val predHistPtr = UInt(log2Up(ExtHistoryLength).W) 65f226232fSzhanglinjuan val tageMeta = new TageMeta 6666b0d0c3Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 6766b0d0c3Szhanglinjuan val rasTopCtr = UInt(8.W) 68ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 69c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 707d053a60Szhanglinjuan val specCnt = UInt(10.W) 714a5c1190SGouLingrui val sawNotTakenBranch = Bool() 72f226232fSzhanglinjuan 733a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 743a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 753a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 76ec776fa0SLingrui98 77f226232fSzhanglinjuan def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 78f226232fSzhanglinjuan this.histPtr := histPtr 79f226232fSzhanglinjuan this.tageMeta := tageMeta 80f226232fSzhanglinjuan this.rasSp := rasSp 8180d2974bSLingrui98 this.rasTopCtr := rasTopCtr 82f226232fSzhanglinjuan this.asUInt 83f226232fSzhanglinjuan } 84f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 85f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 8666b0d0c3Szhanglinjuan} 8766b0d0c3Szhanglinjuan 886fb61704Szhanglinjuanclass Predecode extends XSBundle { 89e9199ec7Szhanglinjuan val isFetchpcEqualFirstpc = Bool() 902f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 9166b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 926fb61704Szhanglinjuan} 936fb61704Szhanglinjuan 94b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 95f226232fSzhanglinjuan // from backend 9669cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 97608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 9869cafcc9SLingrui98 val target = UInt(VAddrBits.W) 99b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 100b2e6921eSLinJiawei val taken = Bool() 101b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 102b2e6921eSLinJiawei val isMisPred = Bool() 103e965d004Szhanglinjuan val brTag = new BrqPtr 104f226232fSzhanglinjuan 105f226232fSzhanglinjuan // frontend -> backend -> frontend 106f226232fSzhanglinjuan val pd = new PreDecodeInfo 107f226232fSzhanglinjuan val brInfo = new BranchInfo 108b2e6921eSLinJiawei} 109b2e6921eSLinJiawei 1105844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 1115844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 1125844fcf0SLinJiawei val instr = UInt(32.W) 1135844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 1145844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 1155844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 116b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 117c84054caSLinJiawei val crossPageIPFFix = Bool() 1185844fcf0SLinJiawei} 1195844fcf0SLinJiawei 1205844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1215844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1229a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1239a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1249a2e6b8aSLinJiawei val ldest = UInt(5.W) 1259a2e6b8aSLinJiawei val fuType = FuType() 1269a2e6b8aSLinJiawei val fuOpType = FuOpType() 1279a2e6b8aSLinJiawei val rfWen = Bool() 1289a2e6b8aSLinJiawei val fpWen = Bool() 1299a2e6b8aSLinJiawei val isXSTrap = Bool() 1309a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 1319a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 13245a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 133db34a189SLinJiawei val isRVF = Bool() 134db34a189SLinJiawei val imm = UInt(XLEN.W) 135a3edac52SYinan Xu val commitType = CommitType() 1365844fcf0SLinJiawei} 1375844fcf0SLinJiawei 1385844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1395844fcf0SLinJiawei val cf = new CtrlFlow 1405844fcf0SLinJiawei val ctrl = new CtrlSignals 141bfa4b2b4SLinJiawei val brTag = new BrqPtr 1425844fcf0SLinJiawei} 1435844fcf0SLinJiawei 14424726fbfSWilliam Wang// Load / Store Index 14524726fbfSWilliam Wang// 14624726fbfSWilliam Wang// When using unified lsroq, lsIdx serves as lsroqIdx, 14724726fbfSWilliam Wang// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type. 14824726fbfSWilliam Wang// All lsroqIdx will be replaced by new lsIdx in the future. 14924726fbfSWilliam Wangtrait HasLSIdx { this: HasXSParameter => 15048d1472eSWilliam Wang 151185e8566SWilliam Wang // if(EnableUnifiedLSQ){ 15248d1472eSWilliam Wang // Unified LSQ 15324726fbfSWilliam Wang val lsroqIdx = UInt(LsroqIdxWidth.W) 154185e8566SWilliam Wang // } else { 15548d1472eSWilliam Wang // Separate LSQ 156915c0dd4SYinan Xu val lqIdx = new LqPtr 157*5c1ae31bSYinan Xu val sqIdx = new SqPtr 15824726fbfSWilliam Wang val instIsLoad = Bool() 159185e8566SWilliam Wang // } 16024726fbfSWilliam Wang 161185e8566SWilliam Wang // def isLoad(): Bool = instIsLoad 16224726fbfSWilliam Wang 163185e8566SWilliam Wang // def isLoadAfter(thatLqIdx: UInt): Bool = { 164185e8566SWilliam Wang // Mux( 165185e8566SWilliam Wang // lqIdx.head(1) === thatLqIdx.head(1), 166185e8566SWilliam Wang // lqIdx.tail(1) > thatLqIdx.tail(1), 167185e8566SWilliam Wang // lqIdx.tail(1) < thatLqIdx.tail(1) 168185e8566SWilliam Wang // ) 169185e8566SWilliam Wang // } 17024726fbfSWilliam Wang 171185e8566SWilliam Wang // def isStoreAfter(thatSqIdx: UInt): Bool = { 172185e8566SWilliam Wang // Mux( 173185e8566SWilliam Wang // sqIdx.head(1) === thatSqIdx.head(1), 174185e8566SWilliam Wang // sqIdx.tail(1) > thatSqIdx.tail(1), 175185e8566SWilliam Wang // sqIdx.tail(1) < thatSqIdx.tail(1) 176185e8566SWilliam Wang // ) 177185e8566SWilliam Wang // } 17824726fbfSWilliam Wang} 17924726fbfSWilliam Wang 18024726fbfSWilliam Wangclass LSIdx extends XSBundle with HasLSIdx {} 18124726fbfSWilliam Wang 182b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 1833dbae6f8SYinan Xuclass MicroOp extends CfCtrl with HasLSIdx { 1849a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 1859a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 18642707b3bSYinan Xu val roqIdx = new RoqPtr 187355fcd20SAllen val diffTestDebugLrScValid = Bool() 1885844fcf0SLinJiawei} 1895844fcf0SLinJiawei 1904d8e0a7fSYinan Xuclass Redirect extends XSBundle { 19142707b3bSYinan Xu val roqIdx = new RoqPtr 19237fcf7fbSLinJiawei val isException = Bool() 193b2e6921eSLinJiawei val isMisPred = Bool() 194b2e6921eSLinJiawei val isReplay = Bool() 19545a56a29SZhangZifei val isFlushPipe = Bool() 196b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 197b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 198b2e6921eSLinJiawei val brTag = new BrqPtr 199a25b1bceSLinJiawei} 200a25b1bceSLinJiawei 2015844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2025c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2035c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2045c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2055844fcf0SLinJiawei} 2065844fcf0SLinJiawei 20760deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 20860deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 20960deaca2SLinJiawei val isInt = Bool() 21060deaca2SLinJiawei val isFp = Bool() 21160deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2125844fcf0SLinJiawei} 2135844fcf0SLinJiawei 214e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 21572235fa4SWilliam Wang val isMMIO = Bool() 216e402d94eSWilliam Wang} 2175844fcf0SLinJiawei 2185844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2195844fcf0SLinJiawei val uop = new MicroOp 2205844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 2215844fcf0SLinJiawei} 2225844fcf0SLinJiawei 2235844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2245844fcf0SLinJiawei val uop = new MicroOp 2255844fcf0SLinJiawei val data = UInt(XLEN.W) 22697cfa7f8SLinJiawei val redirectValid = Bool() 22797cfa7f8SLinJiawei val redirect = new Redirect 228b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 229e402d94eSWilliam Wang val debug = new DebugBundle 2305844fcf0SLinJiawei} 2315844fcf0SLinJiawei 2325844fcf0SLinJiaweiclass ExuIO extends XSBundle { 2335844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 234c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 2355844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 236bf9968b2SYinan Xu // for csr 237bf9968b2SYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 238e402d94eSWilliam Wang // for Lsu 239e402d94eSWilliam Wang val dmem = new SimpleBusUC 24011915f69SWilliam Wang val mcommit = Input(UInt(3.W)) 2415844fcf0SLinJiawei} 2425844fcf0SLinJiawei 2435844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 2445844fcf0SLinJiawei val uop = new MicroOp 245296e7422SLinJiawei val isWalk = Bool() 2465844fcf0SLinJiawei} 2475844fcf0SLinJiawei 24842707b3bSYinan Xuclass TlbFeedback extends XSBundle { 24942707b3bSYinan Xu val roqIdx = new RoqPtr 250037a131fSWilliam Wang val hit = Bool() 251037a131fSWilliam Wang} 252037a131fSWilliam Wang 2535844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 2545844fcf0SLinJiawei // to backend end 2555844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 2565844fcf0SLinJiawei // from backend 257b2e6921eSLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 258b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 259b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 2601e3fad10SLinJiawei} 261fcff7e94SZhangZifei 262fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 263fcff7e94SZhangZifei val satp = new Bundle { 264fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 265fcff7e94SZhangZifei val asid = UInt(16.W) 266fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 267fcff7e94SZhangZifei } 268fcff7e94SZhangZifei val priv = new Bundle { 269fcff7e94SZhangZifei val mxr = Bool() 270fcff7e94SZhangZifei val sum = Bool() 271fcff7e94SZhangZifei val imode = UInt(2.W) 272fcff7e94SZhangZifei val dmode = UInt(2.W) 273fcff7e94SZhangZifei } 2748fc4e859SZhangZifei 2758fc4e859SZhangZifei override def toPrintable: Printable = { 2768fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 2778fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 2788fc4e859SZhangZifei } 279fcff7e94SZhangZifei} 280fcff7e94SZhangZifei 281fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 282fcff7e94SZhangZifei val valid = Bool() 283fcff7e94SZhangZifei val bits = new Bundle { 284fcff7e94SZhangZifei val rs1 = Bool() 285fcff7e94SZhangZifei val rs2 = Bool() 286fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 287fcff7e94SZhangZifei } 2888fc4e859SZhangZifei 2898fc4e859SZhangZifei override def toPrintable: Printable = { 2908fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 2918fc4e859SZhangZifei } 292fcff7e94SZhangZifei} 293