xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 580c7a5edd07decdd48a5cc4e32c42684f504565)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
6d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
95c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
1066b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
11f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
12f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter
13ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
14f634c609SLingrui98import xiangshan.frontend.GlobalHistory
15ceaf5e1fSLingrui98import utils._
162fbdb79bSLingrui98import scala.math.max
171e3fad10SLinJiawei
185844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
191e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
2028958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
2128958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
2242696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
2342696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
2428958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
25a428082bSLinJiawei  val brInfo = Vec(PredictWidth, new BranchInfo)
26a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
275a67e465Szhanglinjuan  val ipf = Bool()
287e6acce3Sjinyue110  val acf = Bool()
295a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
300f94ebecSzoujr  val predTaken = Bool()
311e3fad10SLinJiawei}
321e3fad10SLinJiawei
33627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
343803411bSzhanglinjuan  val valid = Bool()
3535fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
36627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
373803411bSzhanglinjuan}
383803411bSzhanglinjuan
39627c0a19Szhanglinjuanobject ValidUndirectioned {
40627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
41627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
423803411bSzhanglinjuan  }
433803411bSzhanglinjuan}
443803411bSzhanglinjuan
45534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter {
462fbdb79bSLingrui98  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_)
472fbdb79bSLingrui98  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_))
482fbdb79bSLingrui98  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1
492fbdb79bSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
502fbdb79bSLingrui98  val scUsed    = if (useSC) Bool() else UInt(0.W)
512fbdb79bSLingrui98  val scPred    = if (useSC) Bool() else UInt(0.W)
522fbdb79bSLingrui98  // Suppose ctrbits of all tables are identical
532fbdb79bSLingrui98  val ctrs      = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
546b98bdcbSLingrui98  val sumAbs    = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
552fbdb79bSLingrui98}
562fbdb79bSLingrui98
57f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter {
58627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
591e7d14a8Szhanglinjuan  val altDiffers = Bool()
601e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
611e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
62627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
636b98bdcbSLingrui98  val taken = Bool()
642fbdb79bSLingrui98  val scMeta = new SCMeta(EnableSC)
651e7d14a8Szhanglinjuan}
661e7d14a8Szhanglinjuan
67ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst {
68ceaf5e1fSLingrui98  // val redirect = Bool()
69ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
70ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
71ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
72ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
73ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
74ceaf5e1fSLingrui98
75ceaf5e1fSLingrui98  // marks the last 2 bytes of this fetch packet
76ceaf5e1fSLingrui98  // val endsAtTheEndOfFirstBank = Bool()
77ceaf5e1fSLingrui98  // val endsAtTheEndOfLastBank = Bool()
78ceaf5e1fSLingrui98
79ceaf5e1fSLingrui98  // half RVI could only start at the end of a bank
80ceaf5e1fSLingrui98  val firstBankHasHalfRVI = Bool()
81ceaf5e1fSLingrui98  val lastBankHasHalfRVI = Bool()
82ceaf5e1fSLingrui98
834b17b4eeSLingrui98  def lastHalfRVIMask = Mux(firstBankHasHalfRVI, UIntToOH((bankWidth-1).U),
844b17b4eeSLingrui98                          Mux(lastBankHasHalfRVI, UIntToOH((PredictWidth-1).U),
85ceaf5e1fSLingrui98                            0.U(PredictWidth.W)
86ceaf5e1fSLingrui98                          )
87ceaf5e1fSLingrui98                        )
88ceaf5e1fSLingrui98
89ceaf5e1fSLingrui98  def lastHalfRVIClearMask = ~lastHalfRVIMask
90ceaf5e1fSLingrui98  // is taken from half RVI
91ceaf5e1fSLingrui98  def lastHalfRVITaken = (takens & lastHalfRVIMask).orR
92ceaf5e1fSLingrui98
93ceaf5e1fSLingrui98  def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U)
94ceaf5e1fSLingrui98  // should not be used if not lastHalfRVITaken
95ceaf5e1fSLingrui98  def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1))
96ceaf5e1fSLingrui98
97ceaf5e1fSLingrui98  def realTakens  = takens  & lastHalfRVIClearMask
98ceaf5e1fSLingrui98  def realBrMask  = brMask  & lastHalfRVIClearMask
99ceaf5e1fSLingrui98  def realJalMask = jalMask & lastHalfRVIClearMask
100ceaf5e1fSLingrui98
101ceaf5e1fSLingrui98  def brNotTakens = ~realTakens & realBrMask
102ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
103ceaf5e1fSLingrui98                       (if (i == 0) false.B else brNotTakens(i-1,0).orR)))
104*580c7a5eSLingrui98  // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR
105838068f7SLingrui98  def unmaskedJmpIdx = PriorityEncoder(takens)
106838068f7SLingrui98  def saveHalfRVI = (firstBankHasHalfRVI && (unmaskedJmpIdx === (bankWidth-1).U || !(takens.orR))) ||
107838068f7SLingrui98  (lastBankHasHalfRVI  &&  unmaskedJmpIdx === (PredictWidth-1).U)
108ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
109ceaf5e1fSLingrui98  def jmpIdx = PriorityEncoder(realTakens)
110ceaf5e1fSLingrui98  // only used when taken
111ceaf5e1fSLingrui98  def target = targets(jmpIdx)
112ceaf5e1fSLingrui98  def taken = realTakens.orR
113ceaf5e1fSLingrui98  def takenOnBr = taken && realBrMask(jmpIdx)
114*580c7a5eSLingrui98  def hasNotTakenBrs = Mux(taken, sawNotTakenBr(jmpIdx), brNotTakens.orR)
1156fb61704Szhanglinjuan}
1166fb61704Szhanglinjuan
117f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter {
11853bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
119e3aeae54SLingrui98  val ubtbHits = Bool()
12053bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
121035fad39SGouLingrui  val btbHitJal = Bool()
122e3aeae54SLingrui98  val bimCtr = UInt(2.W)
12345e96f83Szhanglinjuan  val tageMeta = new TageMeta
12445e96f83Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
12545e96f83Szhanglinjuan  val rasTopCtr = UInt(8.W)
126ed809609Sjinyue110  val rasToqAddr = UInt(VAddrBits.W)
127c5ed092cSLingrui98  val fetchIdx = UInt(log2Up(PredictWidth).W)
1287d053a60Szhanglinjuan  val specCnt = UInt(10.W)
129f634c609SLingrui98  // for global history
130f634c609SLingrui98  val hist = new GlobalHistory
131f634c609SLingrui98  val predHist = new GlobalHistory
1324a5c1190SGouLingrui  val sawNotTakenBranch = Bool()
133f226232fSzhanglinjuan
1343a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1353a48285bSGouLingrui  val debug_btb_cycle  = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1363a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
137f226232fSzhanglinjuan
138f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
139f634c609SLingrui98  //   this.histPtr := histPtr
140f634c609SLingrui98  //   this.tageMeta := tageMeta
141f634c609SLingrui98  //   this.rasSp := rasSp
142f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
143f634c609SLingrui98  //   this.asUInt
144f634c609SLingrui98  // }
145f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
146f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
14766b0d0c3Szhanglinjuan}
14866b0d0c3Szhanglinjuan
14904fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst {
150ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1512f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
15257c3c8deSLingrui98  val lastHalf = UInt(nBanksInPacket.W)
15366b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
1545844fcf0SLinJiawei}
1555844fcf0SLinJiawei
156b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle {
157f226232fSzhanglinjuan  // from backend
15869cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
159608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
16069cafcc9SLingrui98  val target = UInt(VAddrBits.W)
161b2e6921eSLinJiawei  val brTarget = UInt(VAddrBits.W)
162b2e6921eSLinJiawei  val taken = Bool()
163b2e6921eSLinJiawei  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
164b2e6921eSLinJiawei  val isMisPred = Bool()
165e965d004Szhanglinjuan  val brTag = new BrqPtr
166f226232fSzhanglinjuan
167f226232fSzhanglinjuan  // frontend -> backend -> frontend
168f226232fSzhanglinjuan  val pd = new PreDecodeInfo
169f226232fSzhanglinjuan  val brInfo = new BranchInfo
170b2e6921eSLinJiawei}
171b2e6921eSLinJiawei
172b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer
173b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle {
174b2e6921eSLinJiawei  val instr = UInt(32.W)
175b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
176b2e6921eSLinJiawei  val exceptionVec = Vec(16, Bool())
177b2e6921eSLinJiawei  val intrVec = Vec(12, Bool())
178b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
179c84054caSLinJiawei  val crossPageIPFFix = Bool()
1805844fcf0SLinJiawei}
1815844fcf0SLinJiawei
1825844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1835844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1849a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1859a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1869a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1879a2e6b8aSLinJiawei  val fuType = FuType()
1889a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1899a2e6b8aSLinJiawei  val rfWen = Bool()
1909a2e6b8aSLinJiawei  val fpWen = Bool()
1919a2e6b8aSLinJiawei  val isXSTrap = Bool()
1922d366136SLinJiawei  val noSpecExec = Bool()  // wait forward
1932d366136SLinJiawei  val blockBackward  = Bool()  // block backward
19445a56a29SZhangZifei  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
195db34a189SLinJiawei  val isRVF = Bool()
196db34a189SLinJiawei  val imm = UInt(XLEN.W)
197a3edac52SYinan Xu  val commitType = CommitType()
1985844fcf0SLinJiawei}
1995844fcf0SLinJiawei
2005844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
2015844fcf0SLinJiawei  val cf = new CtrlFlow
2025844fcf0SLinJiawei  val ctrl = new CtrlSignals
203bfa4b2b4SLinJiawei  val brTag = new BrqPtr
2045844fcf0SLinJiawei}
2055844fcf0SLinJiawei
20624726fbfSWilliam Wang// Load / Store Index
20724726fbfSWilliam Wang//
20824726fbfSWilliam Wang// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type.
20924726fbfSWilliam Wangtrait HasLSIdx { this: HasXSParameter =>
21048d1472eSWilliam Wang  // Separate LSQ
211915c0dd4SYinan Xu  val lqIdx = new LqPtr
2125c1ae31bSYinan Xu  val sqIdx = new SqPtr
213b2e6921eSLinJiawei}
214054d37b6SLinJiawei
21524726fbfSWilliam Wangclass LSIdx extends XSBundle with HasLSIdx {}
2165844fcf0SLinJiawei
217b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2183dbae6f8SYinan Xuclass MicroOp extends CfCtrl with HasLSIdx {
2199a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
2209a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
22142707b3bSYinan Xu  val roqIdx = new RoqPtr
222355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2235844fcf0SLinJiawei}
2245844fcf0SLinJiawei
2254d8e0a7fSYinan Xuclass Redirect extends XSBundle {
22642707b3bSYinan Xu  val roqIdx = new RoqPtr
22737fcf7fbSLinJiawei  val isException = Bool()
228b2e6921eSLinJiawei  val isMisPred = Bool()
229b2e6921eSLinJiawei  val isReplay = Bool()
23045a56a29SZhangZifei  val isFlushPipe = Bool()
231b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
232b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
233b2e6921eSLinJiawei  val brTag = new BrqPtr
234a25b1bceSLinJiawei}
235a25b1bceSLinJiawei
2365844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
2375c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
2385c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
2395c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
2405844fcf0SLinJiawei}
2415844fcf0SLinJiawei
24260deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
24360deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
24460deaca2SLinJiawei  val isInt = Bool()
24560deaca2SLinJiawei  val isFp = Bool()
24660deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
24760deaca2SLinJiawei}
24860deaca2SLinJiawei
249e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
25072235fa4SWilliam Wang  val isMMIO = Bool()
251e402d94eSWilliam Wang}
2525844fcf0SLinJiawei
2535844fcf0SLinJiaweiclass ExuInput extends XSBundle {
2545844fcf0SLinJiawei  val uop = new MicroOp
2559684eb4fSLinJiawei  val src1, src2, src3 = UInt((XLEN+1).W)
2565844fcf0SLinJiawei}
2575844fcf0SLinJiawei
2585844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
2595844fcf0SLinJiawei  val uop = new MicroOp
2609684eb4fSLinJiawei  val data = UInt((XLEN+1).W)
261d150fc4eSlinjiawei  val fflags  = new Fflags
26297cfa7f8SLinJiawei  val redirectValid = Bool()
26397cfa7f8SLinJiawei  val redirect = new Redirect
264b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
265e402d94eSWilliam Wang  val debug = new DebugBundle
2665844fcf0SLinJiawei}
2675844fcf0SLinJiawei
26835bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle {
26935bfeecbSYinan Xu  val mtip = Input(Bool())
27035bfeecbSYinan Xu  val msip = Input(Bool())
27135bfeecbSYinan Xu  val meip = Input(Bool())
27235bfeecbSYinan Xu}
27335bfeecbSYinan Xu
27435bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle {
27535bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
2763fa7b737SYinan Xu  val isInterrupt = Input(Bool())
27735bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
27835bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
27935bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
28035bfeecbSYinan Xu  val interrupt = Output(Bool())
28135bfeecbSYinan Xu}
28235bfeecbSYinan Xu
2839684eb4fSLinJiawei//class ExuIO extends XSBundle {
2849684eb4fSLinJiawei//  val in = Flipped(DecoupledIO(new ExuInput))
2859684eb4fSLinJiawei//  val redirect = Flipped(ValidIO(new Redirect))
2869684eb4fSLinJiawei//  val out = DecoupledIO(new ExuOutput)
2879684eb4fSLinJiawei//  // for csr
2889684eb4fSLinJiawei//  val csrOnly = new CSRSpecialIO
2899684eb4fSLinJiawei//  val mcommit = Input(UInt(3.W))
2909684eb4fSLinJiawei//}
2915844fcf0SLinJiawei
2925844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
2935844fcf0SLinJiawei  val uop = new MicroOp
294296e7422SLinJiawei  val isWalk = Bool()
2955844fcf0SLinJiawei}
2965844fcf0SLinJiawei
29742707b3bSYinan Xuclass TlbFeedback extends XSBundle {
29842707b3bSYinan Xu  val roqIdx = new RoqPtr
299037a131fSWilliam Wang  val hit = Bool()
300037a131fSWilliam Wang}
301037a131fSWilliam Wang
3025844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
3035844fcf0SLinJiawei  // to backend end
3045844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
3055844fcf0SLinJiawei  // from backend
3068b922c39SYinan Xu  val redirect = Flipped(ValidIO(UInt(VAddrBits.W)))
307b2e6921eSLinJiawei  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
308b2e6921eSLinJiawei  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
3091e3fad10SLinJiawei}
310fcff7e94SZhangZifei
311fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
312fcff7e94SZhangZifei  val satp = new Bundle {
313fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
314fcff7e94SZhangZifei    val asid = UInt(16.W)
315fcff7e94SZhangZifei    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
316fcff7e94SZhangZifei  }
317fcff7e94SZhangZifei  val priv = new Bundle {
318fcff7e94SZhangZifei    val mxr = Bool()
319fcff7e94SZhangZifei    val sum = Bool()
320fcff7e94SZhangZifei    val imode = UInt(2.W)
321fcff7e94SZhangZifei    val dmode = UInt(2.W)
322fcff7e94SZhangZifei  }
3238fc4e859SZhangZifei
3248fc4e859SZhangZifei  override def toPrintable: Printable = {
3258fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
3268fc4e859SZhangZifei    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
3278fc4e859SZhangZifei  }
328fcff7e94SZhangZifei}
329fcff7e94SZhangZifei
330fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
331fcff7e94SZhangZifei  val valid = Bool()
332fcff7e94SZhangZifei  val bits = new Bundle {
333fcff7e94SZhangZifei    val rs1 = Bool()
334fcff7e94SZhangZifei    val rs2 = Bool()
335fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
336fcff7e94SZhangZifei  }
3378fc4e859SZhangZifei
3388fc4e859SZhangZifei  override def toPrintable: Printable = {
3398fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
3408fc4e859SZhangZifei  }
341fcff7e94SZhangZifei}
342