11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 7d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags 80851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 942707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 10be25371aSYikeZhouimport xiangshan.backend.decode.XDecode 115c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1266b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 13f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 14f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 15ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 16f634c609SLingrui98import xiangshan.frontend.GlobalHistory 17ceaf5e1fSLingrui98import utils._ 182fbdb79bSLingrui98import scala.math.max 19d471c5aeSLingrui98import Chisel.experimental.chiselName 201e3fad10SLinJiawei 215844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 221e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2328958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2428958354Szhanglinjuan val mask = UInt(PredictWidth.W) 254ec80874Szoujr val pdmask = UInt(PredictWidth.W) 2642696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2742696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2828958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 2943ad9482SLingrui98 val bpuMeta = Vec(PredictWidth, new BpuMeta) 30a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 315a67e465Szhanglinjuan val ipf = Bool() 327e6acce3Sjinyue110 val acf = Bool() 335a67e465Szhanglinjuan val crossPageIPFFix = Bool() 340f94ebecSzoujr val predTaken = Bool() 351e3fad10SLinJiawei} 361e3fad10SLinJiawei 37627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 383803411bSzhanglinjuan val valid = Bool() 3935fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 40627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 413803411bSzhanglinjuan} 423803411bSzhanglinjuan 43627c0a19Szhanglinjuanobject ValidUndirectioned { 44627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 45627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 463803411bSzhanglinjuan } 473803411bSzhanglinjuan} 483803411bSzhanglinjuan 49534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 502fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 512fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 522fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 532fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 542fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 552fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 562fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 572fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 586b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 592fbdb79bSLingrui98} 602fbdb79bSLingrui98 61f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 62627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 631e7d14a8Szhanglinjuan val altDiffers = Bool() 641e7d14a8Szhanglinjuan val providerU = UInt(2.W) 651e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 66627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 676b98bdcbSLingrui98 val taken = Bool() 682fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 691e7d14a8Szhanglinjuan} 701e7d14a8Szhanglinjuan 71d471c5aeSLingrui98@chiselName 72ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 73ceaf5e1fSLingrui98 // val redirect = Bool() 74ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 75ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 76ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 77ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 78ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 79ceaf5e1fSLingrui98 80ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 81ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 82ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 83ceaf5e1fSLingrui98 84*576af497SLingrui98 // half RVI could only start at the end of a packet 85*576af497SLingrui98 val hasHalfRVI = Bool() 86ceaf5e1fSLingrui98 87c0c378b3SLingrui98 88818ec9f9SLingrui98 // assumes that only one of the two conditions could be true 89*576af497SLingrui98 def lastHalfRVIMask = Cat(hasHalfRVI.asUInt, 0.U((PredictWidth-1).W)) 90ceaf5e1fSLingrui98 91c0c378b3SLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 92ceaf5e1fSLingrui98 // is taken from half RVI 93*576af497SLingrui98 def lastHalfRVITaken = takens(PredictWidth-1) && hasHalfRVI 94ceaf5e1fSLingrui98 95*576af497SLingrui98 def lastHalfRVIIdx = (PredictWidth-1).U 96ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 97*576af497SLingrui98 def lastHalfRVITarget = targets(PredictWidth-1) 98ceaf5e1fSLingrui98 99c0c378b3SLingrui98 def realTakens = takens & lastHalfRVIClearMask 100c0c378b3SLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 101c0c378b3SLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 102ceaf5e1fSLingrui98 103c0c378b3SLingrui98 def brNotTakens = (~takens & realBrMask) 104ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 105c0c378b3SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 106580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 107c0c378b3SLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 108818ec9f9SLingrui98 // if not taken before the half RVI inst 109*576af497SLingrui98 def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0))) 110ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 111c0c378b3SLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens) 112ceaf5e1fSLingrui98 // only used when taken 113c0c378b3SLingrui98 def target = { 114c0c378b3SLingrui98 val generator = new PriorityMuxGenerator[UInt] 115c0c378b3SLingrui98 generator.register(realTakens.asBools, targets, List.fill(PredictWidth)(None)) 116c0c378b3SLingrui98 generator() 117c0c378b3SLingrui98 } 118c0c378b3SLingrui98 def taken = ParallelORR(realTakens) 119c0c378b3SLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 120c0c378b3SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 1216fb61704Szhanglinjuan} 1226fb61704Szhanglinjuan 12343ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 12453bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 125e3aeae54SLingrui98 val ubtbHits = Bool() 12653bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 127035fad39SGouLingrui val btbHitJal = Bool() 128e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12945e96f83Szhanglinjuan val tageMeta = new TageMeta 13045e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 13145e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 132ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 133c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1347d053a60Szhanglinjuan val specCnt = UInt(10.W) 135f634c609SLingrui98 // for global history 13603746a0dSLingrui98 val predTaken = Bool() 137f634c609SLingrui98 val hist = new GlobalHistory 138f634c609SLingrui98 val predHist = new GlobalHistory 1394a5c1190SGouLingrui val sawNotTakenBranch = Bool() 140f226232fSzhanglinjuan 1413a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1423a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1433a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 144f226232fSzhanglinjuan 145f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 146f634c609SLingrui98 // this.histPtr := histPtr 147f634c609SLingrui98 // this.tageMeta := tageMeta 148f634c609SLingrui98 // this.rasSp := rasSp 149f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 150f634c609SLingrui98 // this.asUInt 151f634c609SLingrui98 // } 152f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 153f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 15466b0d0c3Szhanglinjuan} 15566b0d0c3Szhanglinjuan 15604fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 157ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1586215f044SLingrui98 val mask = UInt(PredictWidth.W) 159*576af497SLingrui98 val lastHalf = Bool() 1606215f044SLingrui98 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 1615844fcf0SLinJiawei} 1625844fcf0SLinJiawei 16343ad9482SLingrui98class CfiUpdateInfo extends XSBundle { 164f226232fSzhanglinjuan // from backend 16569cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 166608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 1676215f044SLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 168f226232fSzhanglinjuan // frontend -> backend -> frontend 169f226232fSzhanglinjuan val pd = new PreDecodeInfo 17043ad9482SLingrui98 val bpuMeta = new BpuMeta 171fe3a74fcSYinan Xu 172fe3a74fcSYinan Xu // need pipeline update 173fe3a74fcSYinan Xu val target = UInt(VAddrBits.W) 174ae97381fSYinan Xu val brTarget = UInt(VAddrBits.W) 175fe3a74fcSYinan Xu val taken = Bool() 176fe3a74fcSYinan Xu val isMisPred = Bool() 177fe3a74fcSYinan Xu val brTag = new BrqPtr 178ae97381fSYinan Xu val isReplay = Bool() 179b2e6921eSLinJiawei} 180b2e6921eSLinJiawei 181b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 182b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 183b2e6921eSLinJiawei val instr = UInt(32.W) 184b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 185b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 186b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 18743ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 188c84054caSLinJiawei val crossPageIPFFix = Bool() 1895844fcf0SLinJiawei} 1905844fcf0SLinJiawei 1915844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1925844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1939a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1949a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1959a2e6b8aSLinJiawei val ldest = UInt(5.W) 1969a2e6b8aSLinJiawei val fuType = FuType() 1979a2e6b8aSLinJiawei val fuOpType = FuOpType() 1989a2e6b8aSLinJiawei val rfWen = Bool() 1999a2e6b8aSLinJiawei val fpWen = Bool() 2009a2e6b8aSLinJiawei val isXSTrap = Bool() 2012d366136SLinJiawei val noSpecExec = Bool() // wait forward 2022d366136SLinJiawei val blockBackward = Bool() // block backward 20345a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 204db34a189SLinJiawei val isRVF = Bool() 205c2a8ae00SYikeZhou val selImm = SelImm() 206db34a189SLinJiawei val imm = UInt(XLEN.W) 207a3edac52SYinan Xu val commitType = CommitType() 208be25371aSYikeZhou 209be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 210be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 211be25371aSYikeZhou val signals = 2124d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 213c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 214be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2154d24c305SYikeZhou commitType := DontCare 216be25371aSYikeZhou this 217be25371aSYikeZhou } 2185844fcf0SLinJiawei} 2195844fcf0SLinJiawei 2205844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2215844fcf0SLinJiawei val cf = new CtrlFlow 2225844fcf0SLinJiawei val ctrl = new CtrlSignals 223bfa4b2b4SLinJiawei val brTag = new BrqPtr 2245844fcf0SLinJiawei} 2255844fcf0SLinJiawei 226fe6452fcSYinan Xuclass LSIdx extends XSBundle { 227915c0dd4SYinan Xu val lqIdx = new LqPtr 2285c1ae31bSYinan Xu val sqIdx = new SqPtr 229b2e6921eSLinJiawei} 230054d37b6SLinJiawei 231b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 232fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 2339a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2349a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 23542707b3bSYinan Xu val roqIdx = new RoqPtr 236fe6452fcSYinan Xu val lqIdx = new LqPtr 237fe6452fcSYinan Xu val sqIdx = new SqPtr 238355fcd20SAllen val diffTestDebugLrScValid = Bool() 2395844fcf0SLinJiawei} 2405844fcf0SLinJiawei 2414d8e0a7fSYinan Xuclass Redirect extends XSBundle { 24242707b3bSYinan Xu val roqIdx = new RoqPtr 243bfb958a3SYinan Xu val level = RedirectLevel() 244bfb958a3SYinan Xu val interrupt = Bool() 245b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 246b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 247b2e6921eSLinJiawei val brTag = new BrqPtr 248bfb958a3SYinan Xu 249bfb958a3SYinan Xu def isUnconditional() = RedirectLevel.isUnconditional(level) 250bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 251bfb958a3SYinan Xu def isException() = RedirectLevel.isException(level) 252a25b1bceSLinJiawei} 253a25b1bceSLinJiawei 2545844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2555c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2565c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2575c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2585844fcf0SLinJiawei} 2595844fcf0SLinJiawei 26060deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 26160deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 26260deaca2SLinJiawei val isInt = Bool() 26360deaca2SLinJiawei val isFp = Bool() 26460deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 26560deaca2SLinJiawei} 26660deaca2SLinJiawei 267e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 26872235fa4SWilliam Wang val isMMIO = Bool() 269e402d94eSWilliam Wang} 2705844fcf0SLinJiawei 2715844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2725844fcf0SLinJiawei val uop = new MicroOp 2739684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2745844fcf0SLinJiawei} 2755844fcf0SLinJiawei 2765844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2775844fcf0SLinJiawei val uop = new MicroOp 2789684eb4fSLinJiawei val data = UInt((XLEN+1).W) 279d150fc4eSlinjiawei val fflags = new Fflags 28097cfa7f8SLinJiawei val redirectValid = Bool() 28197cfa7f8SLinJiawei val redirect = new Redirect 28243ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 283e402d94eSWilliam Wang val debug = new DebugBundle 2845844fcf0SLinJiawei} 2855844fcf0SLinJiawei 28635bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 28735bfeecbSYinan Xu val mtip = Input(Bool()) 28835bfeecbSYinan Xu val msip = Input(Bool()) 28935bfeecbSYinan Xu val meip = Input(Bool()) 29035bfeecbSYinan Xu} 29135bfeecbSYinan Xu 29235bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 29335bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 2943fa7b737SYinan Xu val isInterrupt = Input(Bool()) 29535bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 29635bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 29735bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 29835bfeecbSYinan Xu val interrupt = Output(Bool()) 29935bfeecbSYinan Xu} 30035bfeecbSYinan Xu 301fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 302fe6452fcSYinan Xu val ldest = UInt(5.W) 303fe6452fcSYinan Xu val rfWen = Bool() 304fe6452fcSYinan Xu val fpWen = Bool() 305fe6452fcSYinan Xu val commitType = CommitType() 306fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 307fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 308fe6452fcSYinan Xu val lqIdx = new LqPtr 309fe6452fcSYinan Xu val sqIdx = new SqPtr 3109ecac1e8SYinan Xu 3119ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3129ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 313fe6452fcSYinan Xu} 3145844fcf0SLinJiawei 31521e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 31621e7a6c5SYinan Xu val isWalk = Output(Bool()) 31721e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 318fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 31921e7a6c5SYinan Xu 32021e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 32121e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3225844fcf0SLinJiawei} 3235844fcf0SLinJiawei 32442707b3bSYinan Xuclass TlbFeedback extends XSBundle { 32542707b3bSYinan Xu val roqIdx = new RoqPtr 326037a131fSWilliam Wang val hit = Bool() 327037a131fSWilliam Wang} 328037a131fSWilliam Wang 3295844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3305844fcf0SLinJiawei // to backend end 3315844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3325844fcf0SLinJiawei // from backend 3338b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 33443ad9482SLingrui98 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 33543ad9482SLingrui98 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 3361e3fad10SLinJiawei} 337fcff7e94SZhangZifei 338fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 339fcff7e94SZhangZifei val satp = new Bundle { 340fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 341fcff7e94SZhangZifei val asid = UInt(16.W) 342fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 343fcff7e94SZhangZifei } 344fcff7e94SZhangZifei val priv = new Bundle { 345fcff7e94SZhangZifei val mxr = Bool() 346fcff7e94SZhangZifei val sum = Bool() 347fcff7e94SZhangZifei val imode = UInt(2.W) 348fcff7e94SZhangZifei val dmode = UInt(2.W) 349fcff7e94SZhangZifei } 3508fc4e859SZhangZifei 3518fc4e859SZhangZifei override def toPrintable: Printable = { 3528fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3538fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3548fc4e859SZhangZifei } 355fcff7e94SZhangZifei} 356fcff7e94SZhangZifei 357fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 358fcff7e94SZhangZifei val valid = Bool() 359fcff7e94SZhangZifei val bits = new Bundle { 360fcff7e94SZhangZifei val rs1 = Bool() 361fcff7e94SZhangZifei val rs2 = Bool() 362fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 363fcff7e94SZhangZifei } 3648fc4e859SZhangZifei 3658fc4e859SZhangZifei override def toPrintable: Printable = { 3668fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3678fc4e859SZhangZifei } 368fcff7e94SZhangZifei} 369