11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 6d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 95c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1066b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 11f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 12f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 132fbdb79bSLingrui98import scala.math.max 141e3fad10SLinJiawei 155844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 161e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 1728958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 1828958354Szhanglinjuan val mask = UInt(PredictWidth.W) 1942696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2042696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2128958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 22a428082bSLinJiawei val brInfo = Vec(PredictWidth, new BranchInfo) 23a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 245a67e465Szhanglinjuan val ipf = Bool() 255a67e465Szhanglinjuan val crossPageIPFFix = Bool() 261e3fad10SLinJiawei} 271e3fad10SLinJiawei 28627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 293803411bSzhanglinjuan val valid = Bool() 3035fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 31627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 323803411bSzhanglinjuan} 333803411bSzhanglinjuan 34627c0a19Szhanglinjuanobject ValidUndirectioned { 35627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 36627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 373803411bSzhanglinjuan } 383803411bSzhanglinjuan} 393803411bSzhanglinjuan 40*534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 412fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 422fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 432fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 442fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 452fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 462fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 472fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 482fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 492fbdb79bSLingrui98 val sum = if (useSC) SInt(sumCtrBits.W) else SInt(0.W) 502fbdb79bSLingrui98} 512fbdb79bSLingrui98 52f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 53627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 541e7d14a8Szhanglinjuan val altDiffers = Bool() 551e7d14a8Szhanglinjuan val providerU = UInt(2.W) 561e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 57627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 582fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 591e7d14a8Szhanglinjuan} 601e7d14a8Szhanglinjuan 6166b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle { 6266b0d0c3Szhanglinjuan val redirect = Bool() 63e3aeae54SLingrui98 val taken = Bool() 6466b0d0c3Szhanglinjuan val jmpIdx = UInt(log2Up(PredictWidth).W) 65e3aeae54SLingrui98 val hasNotTakenBrs = Bool() 6666b0d0c3Szhanglinjuan val target = UInt(VAddrBits.W) 6766b0d0c3Szhanglinjuan val saveHalfRVI = Bool() 684a5c1190SGouLingrui val takenOnBr = Bool() 6966b0d0c3Szhanglinjuan} 7066b0d0c3Szhanglinjuan 71f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter { 7253bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 73e3aeae54SLingrui98 val ubtbHits = Bool() 7453bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 75035fad39SGouLingrui val btbHitJal = Bool() 76e3aeae54SLingrui98 val bimCtr = UInt(2.W) 7766b0d0c3Szhanglinjuan val histPtr = UInt(log2Up(ExtHistoryLength).W) 784a9bbf04SGouLingrui val predHistPtr = UInt(log2Up(ExtHistoryLength).W) 79f226232fSzhanglinjuan val tageMeta = new TageMeta 8066b0d0c3Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 8166b0d0c3Szhanglinjuan val rasTopCtr = UInt(8.W) 82ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 83c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 847d053a60Szhanglinjuan val specCnt = UInt(10.W) 854a5c1190SGouLingrui val sawNotTakenBranch = Bool() 86f226232fSzhanglinjuan 873a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 883a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 893a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 90ec776fa0SLingrui98 91f226232fSzhanglinjuan def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 92f226232fSzhanglinjuan this.histPtr := histPtr 93f226232fSzhanglinjuan this.tageMeta := tageMeta 94f226232fSzhanglinjuan this.rasSp := rasSp 9580d2974bSLingrui98 this.rasTopCtr := rasTopCtr 96f226232fSzhanglinjuan this.asUInt 97f226232fSzhanglinjuan } 98f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 99f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 10066b0d0c3Szhanglinjuan} 10166b0d0c3Szhanglinjuan 1026fb61704Szhanglinjuanclass Predecode extends XSBundle { 103e9199ec7Szhanglinjuan val isFetchpcEqualFirstpc = Bool() 1042f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 10566b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 1066fb61704Szhanglinjuan} 1076fb61704Szhanglinjuan 108b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 109f226232fSzhanglinjuan // from backend 11069cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 111608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 11269cafcc9SLingrui98 val target = UInt(VAddrBits.W) 113b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 114b2e6921eSLinJiawei val taken = Bool() 115b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 116b2e6921eSLinJiawei val isMisPred = Bool() 117e965d004Szhanglinjuan val brTag = new BrqPtr 118f226232fSzhanglinjuan 119f226232fSzhanglinjuan // frontend -> backend -> frontend 120f226232fSzhanglinjuan val pd = new PreDecodeInfo 121f226232fSzhanglinjuan val brInfo = new BranchInfo 122b2e6921eSLinJiawei} 123b2e6921eSLinJiawei 1245844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 1255844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 1265844fcf0SLinJiawei val instr = UInt(32.W) 1275844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 1285844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 1295844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 130b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 131c84054caSLinJiawei val crossPageIPFFix = Bool() 1325844fcf0SLinJiawei} 1335844fcf0SLinJiawei 1345844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1355844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1369a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1379a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1389a2e6b8aSLinJiawei val ldest = UInt(5.W) 1399a2e6b8aSLinJiawei val fuType = FuType() 1409a2e6b8aSLinJiawei val fuOpType = FuOpType() 1419a2e6b8aSLinJiawei val rfWen = Bool() 1429a2e6b8aSLinJiawei val fpWen = Bool() 1439a2e6b8aSLinJiawei val isXSTrap = Bool() 1449a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 1459a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 14645a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 147db34a189SLinJiawei val isRVF = Bool() 148db34a189SLinJiawei val imm = UInt(XLEN.W) 149a3edac52SYinan Xu val commitType = CommitType() 1505844fcf0SLinJiawei} 1515844fcf0SLinJiawei 1525844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1535844fcf0SLinJiawei val cf = new CtrlFlow 1545844fcf0SLinJiawei val ctrl = new CtrlSignals 155bfa4b2b4SLinJiawei val brTag = new BrqPtr 1565844fcf0SLinJiawei} 1575844fcf0SLinJiawei 15824726fbfSWilliam Wang// Load / Store Index 15924726fbfSWilliam Wang// 16024726fbfSWilliam Wang// When using unified lsroq, lsIdx serves as lsroqIdx, 16124726fbfSWilliam Wang// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type. 16224726fbfSWilliam Wang// All lsroqIdx will be replaced by new lsIdx in the future. 16324726fbfSWilliam Wangtrait HasLSIdx { this: HasXSParameter => 16448d1472eSWilliam Wang 165185e8566SWilliam Wang // if(EnableUnifiedLSQ){ 16648d1472eSWilliam Wang // Unified LSQ 16724726fbfSWilliam Wang val lsroqIdx = UInt(LsroqIdxWidth.W) 168185e8566SWilliam Wang // } else { 16948d1472eSWilliam Wang // Separate LSQ 170915c0dd4SYinan Xu val lqIdx = new LqPtr 1715c1ae31bSYinan Xu val sqIdx = new SqPtr 17224726fbfSWilliam Wang} 17324726fbfSWilliam Wang 17424726fbfSWilliam Wangclass LSIdx extends XSBundle with HasLSIdx {} 17524726fbfSWilliam Wang 176b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 1773dbae6f8SYinan Xuclass MicroOp extends CfCtrl with HasLSIdx { 1789a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 1799a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 18042707b3bSYinan Xu val roqIdx = new RoqPtr 181355fcd20SAllen val diffTestDebugLrScValid = Bool() 1825844fcf0SLinJiawei} 1835844fcf0SLinJiawei 1844d8e0a7fSYinan Xuclass Redirect extends XSBundle { 18542707b3bSYinan Xu val roqIdx = new RoqPtr 18637fcf7fbSLinJiawei val isException = Bool() 187b2e6921eSLinJiawei val isMisPred = Bool() 188b2e6921eSLinJiawei val isReplay = Bool() 18945a56a29SZhangZifei val isFlushPipe = Bool() 190b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 191b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 192b2e6921eSLinJiawei val brTag = new BrqPtr 193a25b1bceSLinJiawei} 194a25b1bceSLinJiawei 1955844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 1965c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 1975c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 1985c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 1995844fcf0SLinJiawei} 2005844fcf0SLinJiawei 20160deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 20260deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 20360deaca2SLinJiawei val isInt = Bool() 20460deaca2SLinJiawei val isFp = Bool() 20560deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2065844fcf0SLinJiawei} 2075844fcf0SLinJiawei 208e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 20972235fa4SWilliam Wang val isMMIO = Bool() 210e402d94eSWilliam Wang} 2115844fcf0SLinJiawei 2125844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2135844fcf0SLinJiawei val uop = new MicroOp 2145844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 2155844fcf0SLinJiawei} 2165844fcf0SLinJiawei 2175844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2185844fcf0SLinJiawei val uop = new MicroOp 2195844fcf0SLinJiawei val data = UInt(XLEN.W) 220d150fc4eSlinjiawei val fflags = new Fflags 22197cfa7f8SLinJiawei val redirectValid = Bool() 22297cfa7f8SLinJiawei val redirect = new Redirect 223b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 224e402d94eSWilliam Wang val debug = new DebugBundle 2255844fcf0SLinJiawei} 2265844fcf0SLinJiawei 22735bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 22835bfeecbSYinan Xu val mtip = Input(Bool()) 22935bfeecbSYinan Xu val msip = Input(Bool()) 23035bfeecbSYinan Xu val meip = Input(Bool()) 23135bfeecbSYinan Xu} 23235bfeecbSYinan Xu 23335bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 23435bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 2353fa7b737SYinan Xu val isInterrupt = Input(Bool()) 23635bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 23735bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 23835bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 23935bfeecbSYinan Xu val interrupt = Output(Bool()) 24035bfeecbSYinan Xu} 24135bfeecbSYinan Xu 2425844fcf0SLinJiaweiclass ExuIO extends XSBundle { 2435844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 244c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 2455844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 246bf9968b2SYinan Xu // for csr 24735bfeecbSYinan Xu val csrOnly = new CSRSpecialIO 24811915f69SWilliam Wang val mcommit = Input(UInt(3.W)) 2495844fcf0SLinJiawei} 2505844fcf0SLinJiawei 2515844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 2525844fcf0SLinJiawei val uop = new MicroOp 253296e7422SLinJiawei val isWalk = Bool() 2545844fcf0SLinJiawei} 2555844fcf0SLinJiawei 25642707b3bSYinan Xuclass TlbFeedback extends XSBundle { 25742707b3bSYinan Xu val roqIdx = new RoqPtr 258037a131fSWilliam Wang val hit = Bool() 259037a131fSWilliam Wang} 260037a131fSWilliam Wang 2615844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 2625844fcf0SLinJiawei // to backend end 2635844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 2645844fcf0SLinJiawei // from backend 265b2e6921eSLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 266b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 267b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 2682fdc488aSLinJiawei val sfence = Input(new SfenceBundle) 269be784967SLinJiawei val tlbCsrIO = Input(new TlbCsrBundle) 2701e3fad10SLinJiawei} 271fcff7e94SZhangZifei 272fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 273fcff7e94SZhangZifei val satp = new Bundle { 274fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 275fcff7e94SZhangZifei val asid = UInt(16.W) 276fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 277fcff7e94SZhangZifei } 278fcff7e94SZhangZifei val priv = new Bundle { 279fcff7e94SZhangZifei val mxr = Bool() 280fcff7e94SZhangZifei val sum = Bool() 281fcff7e94SZhangZifei val imode = UInt(2.W) 282fcff7e94SZhangZifei val dmode = UInt(2.W) 283fcff7e94SZhangZifei } 2848fc4e859SZhangZifei 2858fc4e859SZhangZifei override def toPrintable: Printable = { 2868fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 2878fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 2888fc4e859SZhangZifei } 289fcff7e94SZhangZifei} 290fcff7e94SZhangZifei 291fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 292fcff7e94SZhangZifei val valid = Bool() 293fcff7e94SZhangZifei val bits = new Bundle { 294fcff7e94SZhangZifei val rs1 = Bool() 295fcff7e94SZhangZifei val rs2 = Bool() 296fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 297fcff7e94SZhangZifei } 2988fc4e859SZhangZifei 2998fc4e859SZhangZifei override def toPrintable: Printable = { 3008fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3018fc4e859SZhangZifei } 302fcff7e94SZhangZifei} 303