11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 81e3fad10SLinJiawei 95844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 101e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 111e3fad10SLinJiawei val instrs = Vec(FetchWidth, UInt(32.W)) 12e4698824Szoujr val mask = UInt((FetchWidth*2).W) 131e3fad10SLinJiawei val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group 14320b4406Szhanglinjuan val pnpc = Vec(FetchWidth*2, UInt(VAddrBits.W)) 15320b4406Szhanglinjuan val hist = Vec(FetchWidth*2, UInt(HistoryLength.W)) 16d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 17320b4406Szhanglinjuan val predCtr = Vec(FetchWidth*2, UInt(2.W)) 18320b4406Szhanglinjuan val btbHit = Vec(FetchWidth*2, Bool()) 19320b4406Szhanglinjuan val tageMeta = Vec(FetchWidth*2, (new TageMeta)) 2045e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 2145e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 221e3fad10SLinJiawei} 231e3fad10SLinJiawei 243803411bSzhanglinjuan 25627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 263803411bSzhanglinjuan val valid = Bool() 273803411bSzhanglinjuan val bits = gen.asInstanceOf[T] 28627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 293803411bSzhanglinjuan} 303803411bSzhanglinjuan 31627c0a19Szhanglinjuanobject ValidUndirectioned { 32627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 33627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 343803411bSzhanglinjuan } 353803411bSzhanglinjuan} 363803411bSzhanglinjuan 371e7d14a8Szhanglinjuanclass TageMeta extends XSBundle { 38b2e6921eSLinJiawei// val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 391e7d14a8Szhanglinjuan val altDiffers = Bool() 401e7d14a8Szhanglinjuan val providerU = UInt(2.W) 411e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 42b2e6921eSLinJiawei// val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 431e7d14a8Szhanglinjuan} 441e7d14a8Szhanglinjuan 45e983e862Szhanglinjuan// Branch prediction result from BPU Stage1 & 3 466fb61704Szhanglinjuanclass BranchPrediction extends XSBundle { 47e983e862Szhanglinjuan val redirect = Bool() 48e983e862Szhanglinjuan 496fb61704Szhanglinjuan // mask off all the instrs after the first redirect instr 50320b4406Szhanglinjuan val instrValid = Vec(FetchWidth*2, Bool()) 51dff546ecSzhanglinjuan // target of the first redirect instr in a fetch package 526fb61704Szhanglinjuan val target = UInt(VAddrBits.W) 53f523fa79Szhanglinjuan val lateJump = Bool() 54e983e862Szhanglinjuan // save these info in brq! 55e983e862Szhanglinjuan // global history of each valid(or uncancelled) instruction, excluding branch's own prediction result 56320b4406Szhanglinjuan val hist = Vec(FetchWidth*2, UInt(HistoryLength.W)) 57f95e78ecSzhanglinjuan // victim way when updating btb 58d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 59f95e78ecSzhanglinjuan // 2-bit saturated counter 60320b4406Szhanglinjuan val predCtr = Vec(FetchWidth*2, UInt(2.W)) 61320b4406Szhanglinjuan val btbHit = Vec(FetchWidth*2, Bool()) 621e7d14a8Szhanglinjuan // tage meta info 63320b4406Szhanglinjuan val tageMeta = Vec(FetchWidth*2, (new TageMeta)) 64e983e862Szhanglinjuan // ras checkpoint, only used in Stage3 65dff546ecSzhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 66dff546ecSzhanglinjuan val rasTopCtr = UInt(8.W) 676fb61704Szhanglinjuan} 686fb61704Szhanglinjuan 696fb61704Szhanglinjuan// Save predecode info in icache 706fb61704Szhanglinjuanclass Predecode extends XSBundle { 712f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 72320b4406Szhanglinjuan val isRVC = Vec(FetchWidth*2, Bool()) 73320b4406Szhanglinjuan val fuTypes = Vec(FetchWidth*2, FuType()) 74320b4406Szhanglinjuan val fuOpTypes = Vec(FetchWidth*2, FuOpType()) 751e3fad10SLinJiawei} 761e3fad10SLinJiawei 77b2e6921eSLinJiawei 78b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 79b2e6921eSLinJiawei val fetchOffset = UInt(log2Up(FetchWidth * 4).W) 80fda42022Szhanglinjuan val pnpc = UInt(VAddrBits.W) 81b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 8245e96f83Szhanglinjuan val hist = UInt(HistoryLength.W) 8345e96f83Szhanglinjuan val btbPredCtr = UInt(2.W) 84320b4406Szhanglinjuan val btbHit = Bool() 8545e96f83Szhanglinjuan val tageMeta = new TageMeta 8645e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 8745e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 88b2e6921eSLinJiawei val taken = Bool() 89b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 90b2e6921eSLinJiawei val btbType = UInt(2.W) 919a2e6b8aSLinJiawei val isRVC = Bool() 929a2e6b8aSLinJiawei val isBr = Bool() 93b2e6921eSLinJiawei val isMisPred = Bool() 94b2e6921eSLinJiawei} 95b2e6921eSLinJiawei 96b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 97b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 98b2e6921eSLinJiawei val instr = UInt(32.W) 99b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 100b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 101b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 102b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 103c84054caSLinJiawei val crossPageIPFFix = Bool() 1045844fcf0SLinJiawei} 1055844fcf0SLinJiawei 1065844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1075844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1089a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1099a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1109a2e6b8aSLinJiawei val ldest = UInt(5.W) 1119a2e6b8aSLinJiawei val fuType = FuType() 1129a2e6b8aSLinJiawei val fuOpType = FuOpType() 1139a2e6b8aSLinJiawei val rfWen = Bool() 1149a2e6b8aSLinJiawei val fpWen = Bool() 1159a2e6b8aSLinJiawei val isXSTrap = Bool() 1169a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 1179a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 118db34a189SLinJiawei val isRVF = Bool() 119db34a189SLinJiawei val imm = UInt(XLEN.W) 120*518d8658SYinan Xu val dpqType = DPQType() 1215844fcf0SLinJiawei} 1225844fcf0SLinJiawei 1235844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1245844fcf0SLinJiawei val cf = new CtrlFlow 1255844fcf0SLinJiawei val ctrl = new CtrlSignals 126bfa4b2b4SLinJiawei val brTag = new BrqPtr 1275844fcf0SLinJiawei} 1285844fcf0SLinJiawei 129b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter => 130b2e6921eSLinJiawei val roqIdx = UInt(RoqIdxWidth.W) 1315a84dde5SLinJiawei def needFlush(redirect: Valid[Redirect]): Bool = { 132b2e6921eSLinJiawei redirect.valid && Mux( 133b2e6921eSLinJiawei this.roqIdx.head(1) === redirect.bits.roqIdx.head(1), 134b2e6921eSLinJiawei this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1), 135b2e6921eSLinJiawei this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1) 136b2e6921eSLinJiawei ) 137b2e6921eSLinJiawei } 138b2e6921eSLinJiawei} 1395844fcf0SLinJiawei 140b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 141b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx { 1429a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 1439a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 144a286134cSWilliam Wang val moqIdx = UInt(MoqIdxWidth.W) 1455844fcf0SLinJiawei} 1465844fcf0SLinJiawei 147b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx { 14837fcf7fbSLinJiawei val isException = Bool() 149b2e6921eSLinJiawei val isMisPred = Bool() 150b2e6921eSLinJiawei val isReplay = Bool() 151b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 152b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 153b2e6921eSLinJiawei val brTag = new BrqPtr 154a25b1bceSLinJiawei} 155a25b1bceSLinJiawei 1565844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 1575c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 1585c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 1595c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 1605844fcf0SLinJiawei} 1615844fcf0SLinJiawei 162e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 16372235fa4SWilliam Wang val isMMIO = Bool() 164e402d94eSWilliam Wang} 1655844fcf0SLinJiawei 1665844fcf0SLinJiaweiclass ExuInput extends XSBundle { 1675844fcf0SLinJiawei val uop = new MicroOp 1685844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 1695844fcf0SLinJiawei} 1705844fcf0SLinJiawei 1715844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 1725844fcf0SLinJiawei val uop = new MicroOp 1735844fcf0SLinJiawei val data = UInt(XLEN.W) 17497cfa7f8SLinJiawei val redirectValid = Bool() 17597cfa7f8SLinJiawei val redirect = new Redirect 176b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 177e402d94eSWilliam Wang val debug = new DebugBundle 1785844fcf0SLinJiawei} 1795844fcf0SLinJiawei 1805844fcf0SLinJiaweiclass ExuIO extends XSBundle { 1815844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 182c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 1835844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 184bf9968b2SYinan Xu // for csr 185bf9968b2SYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 186e402d94eSWilliam Wang // for Lsu 187e402d94eSWilliam Wang val dmem = new SimpleBusUC 18811915f69SWilliam Wang val mcommit = Input(UInt(3.W)) 1895844fcf0SLinJiawei} 1905844fcf0SLinJiawei 1915844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 1925844fcf0SLinJiawei val uop = new MicroOp 193296e7422SLinJiawei val isWalk = Bool() 1945844fcf0SLinJiawei} 1955844fcf0SLinJiawei 1965844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 1975844fcf0SLinJiawei // to backend end 1985844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 1995844fcf0SLinJiawei // from backend 200b2e6921eSLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 201b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 202b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 2031e3fad10SLinJiawei} 204