xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 4a5c11909a711def47806ca398ae706b9f99dd07)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
866b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
9f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
101e3fad10SLinJiawei
115844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
121e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
1328958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
1428958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
1542696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
1642696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
1728958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
18a428082bSLinJiawei  val brInfo = Vec(PredictWidth, new BranchInfo)
19a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
201e3fad10SLinJiawei}
211e3fad10SLinJiawei
22627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
233803411bSzhanglinjuan  val valid = Bool()
2435fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
25627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
263803411bSzhanglinjuan}
273803411bSzhanglinjuan
28627c0a19Szhanglinjuanobject ValidUndirectioned {
29627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
30627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
313803411bSzhanglinjuan  }
323803411bSzhanglinjuan}
333803411bSzhanglinjuan
341e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
3558c523f4SLingrui98  def TageNTables = 6
36627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
371e7d14a8Szhanglinjuan  val altDiffers = Bool()
381e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
391e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
40627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
411e7d14a8Szhanglinjuan}
421e7d14a8Szhanglinjuan
4366b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle {
4466b0d0c3Szhanglinjuan  val redirect = Bool()
45e3aeae54SLingrui98  val taken = Bool()
4666b0d0c3Szhanglinjuan  val jmpIdx = UInt(log2Up(PredictWidth).W)
47e3aeae54SLingrui98  val hasNotTakenBrs = Bool()
4866b0d0c3Szhanglinjuan  val target = UInt(VAddrBits.W)
4966b0d0c3Szhanglinjuan  val saveHalfRVI = Bool()
50*4a5c1190SGouLingrui  val takenOnBr = Bool()
5166b0d0c3Szhanglinjuan}
5266b0d0c3Szhanglinjuan
53f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter {
5453bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
55e3aeae54SLingrui98  val ubtbHits = Bool()
5653bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
57035fad39SGouLingrui  val btbHitJal = Bool()
58e3aeae54SLingrui98  val bimCtr = UInt(2.W)
5966b0d0c3Szhanglinjuan  val histPtr = UInt(log2Up(ExtHistoryLength).W)
60f226232fSzhanglinjuan  val tageMeta = new TageMeta
6166b0d0c3Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
6266b0d0c3Szhanglinjuan  val rasTopCtr = UInt(8.W)
63ed809609Sjinyue110  val rasToqAddr = UInt(VAddrBits.W)
64c5ed092cSLingrui98  val fetchIdx = UInt(log2Up(PredictWidth).W)
657d053a60Szhanglinjuan  val specCnt = UInt(10.W)
66*4a5c1190SGouLingrui  val sawNotTakenBranch = Bool()
67f226232fSzhanglinjuan
68f00290d7SLingrui98  val debug_ubtb_cycle = if (BPUDebug) UInt(64.W) else UInt(0.W)
69f00290d7SLingrui98  val debug_btb_cycle  = if (BPUDebug) UInt(64.W) else UInt(0.W)
70f00290d7SLingrui98  val debug_tage_cycle = if (BPUDebug) UInt(64.W) else UInt(0.W)
71ec776fa0SLingrui98
72f226232fSzhanglinjuan  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
73f226232fSzhanglinjuan    this.histPtr := histPtr
74f226232fSzhanglinjuan    this.tageMeta := tageMeta
75f226232fSzhanglinjuan    this.rasSp := rasSp
7680d2974bSLingrui98    this.rasTopCtr := rasTopCtr
77f226232fSzhanglinjuan    this.asUInt
78f226232fSzhanglinjuan  }
79f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
80f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
8166b0d0c3Szhanglinjuan}
8266b0d0c3Szhanglinjuan
836fb61704Szhanglinjuanclass Predecode extends XSBundle {
84e9199ec7Szhanglinjuan  val isFetchpcEqualFirstpc = Bool()
852f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
8666b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
876fb61704Szhanglinjuan}
886fb61704Szhanglinjuan
89b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle {
90f226232fSzhanglinjuan  // from backend
9169cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
92608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
9369cafcc9SLingrui98  val target = UInt(VAddrBits.W)
94b2e6921eSLinJiawei  val brTarget = UInt(VAddrBits.W)
95b2e6921eSLinJiawei  val taken = Bool()
96b2e6921eSLinJiawei  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
97b2e6921eSLinJiawei  val isMisPred = Bool()
98e965d004Szhanglinjuan  val brTag = new BrqPtr
99f226232fSzhanglinjuan
100f226232fSzhanglinjuan  // frontend -> backend -> frontend
101f226232fSzhanglinjuan  val pd = new PreDecodeInfo
102f226232fSzhanglinjuan  val brInfo = new BranchInfo
103b2e6921eSLinJiawei}
104b2e6921eSLinJiawei
1055844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
1065844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
1075844fcf0SLinJiawei  val instr = UInt(32.W)
1085844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
1095844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
1105844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
111b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
112c84054caSLinJiawei  val crossPageIPFFix = Bool()
1135844fcf0SLinJiawei}
1145844fcf0SLinJiawei
1155844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1165844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1179a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1189a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1199a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1209a2e6b8aSLinJiawei  val fuType = FuType()
1219a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1229a2e6b8aSLinJiawei  val rfWen = Bool()
1239a2e6b8aSLinJiawei  val fpWen = Bool()
1249a2e6b8aSLinJiawei  val isXSTrap = Bool()
1259a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
1269a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
127db34a189SLinJiawei  val isRVF = Bool()
128db34a189SLinJiawei  val imm = UInt(XLEN.W)
1295844fcf0SLinJiawei}
1305844fcf0SLinJiawei
1315844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
1325844fcf0SLinJiawei  val cf = new CtrlFlow
1335844fcf0SLinJiawei  val ctrl = new CtrlSignals
134bfa4b2b4SLinJiawei  val brTag = new BrqPtr
1355844fcf0SLinJiawei}
1365844fcf0SLinJiawei
137b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter =>
138b2e6921eSLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
139691af0f8SLinJiawei  def needFlush(redirect: Valid[Redirect]): Bool = {
140b2e6921eSLinJiawei    redirect.valid && Mux(
141b2e6921eSLinJiawei      this.roqIdx.head(1) === redirect.bits.roqIdx.head(1),
142b2e6921eSLinJiawei      this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1),
143b2e6921eSLinJiawei      this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1)
144b2e6921eSLinJiawei    )
145b2e6921eSLinJiawei  }
146b2e6921eSLinJiawei}
1475844fcf0SLinJiawei
148b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
149b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx {
1509a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1519a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
1525844fcf0SLinJiawei}
1535844fcf0SLinJiawei
154b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx {
15537fcf7fbSLinJiawei  val isException = Bool()
156b2e6921eSLinJiawei  val isMisPred = Bool()
157b2e6921eSLinJiawei  val isReplay = Bool()
158b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
159b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
160b2e6921eSLinJiawei  val brTag = new BrqPtr
161a25b1bceSLinJiawei}
162a25b1bceSLinJiawei
1635844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1645844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
1655844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
1665844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
1675844fcf0SLinJiawei}
1685844fcf0SLinJiawei
169e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
17072235fa4SWilliam Wang  val isMMIO = Bool()
171e402d94eSWilliam Wang}
1725844fcf0SLinJiawei
1735844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1745844fcf0SLinJiawei  val uop = new MicroOp
1755844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1765844fcf0SLinJiawei}
1775844fcf0SLinJiawei
1785844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1795844fcf0SLinJiawei  val uop = new MicroOp
1805844fcf0SLinJiawei  val data = UInt(XLEN.W)
18197cfa7f8SLinJiawei  val redirectValid = Bool()
18297cfa7f8SLinJiawei  val redirect = new Redirect
183b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
184e402d94eSWilliam Wang  val debug = new DebugBundle
1855844fcf0SLinJiawei}
1865844fcf0SLinJiawei
1875844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1885844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
189c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1905844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
191bf9968b2SYinan Xu  // for csr
192bf9968b2SYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
193e402d94eSWilliam Wang  // for Lsu
194e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1954e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1965844fcf0SLinJiawei}
1975844fcf0SLinJiawei
1985844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1995844fcf0SLinJiawei  val uop = new MicroOp
200296e7422SLinJiawei  val isWalk = Bool()
2015844fcf0SLinJiawei}
2025844fcf0SLinJiawei
2035844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
2045844fcf0SLinJiawei  // to backend end
2055844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
2065844fcf0SLinJiawei  // from backend
207b2e6921eSLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
208b2e6921eSLinJiawei  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
209b2e6921eSLinJiawei  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
2101e3fad10SLinJiawei}
211