xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 3f4ec46f46b3a5024eb568d3ccfcddaba3befd49)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
27f634c609SLingrui98import xiangshan.frontend.GlobalHistory
287447ee13SLingrui98import xiangshan.frontend.RASEntry
292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
31e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
32f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
33ceaf5e1fSLingrui98import utils._
34b0ae3ac4SLinJiawei
352fbdb79bSLingrui98import scala.math.max
36d471c5aeSLingrui98import Chisel.experimental.chiselName
372225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
3888825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
3914a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
401e3fad10SLinJiawei
41627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
423803411bSzhanglinjuan  val valid = Bool()
4335fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
44fe211d16SLinJiawei
45627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
463803411bSzhanglinjuan}
473803411bSzhanglinjuan
48627c0a19Szhanglinjuanobject ValidUndirectioned {
49627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
50627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
513803411bSzhanglinjuan  }
523803411bSzhanglinjuan}
533803411bSzhanglinjuan
541b7adedcSWilliam Wangobject RSFeedbackType {
551b7adedcSWilliam Wang  val tlbMiss = 0.U(2.W)
561b7adedcSWilliam Wang  val mshrFull = 1.U(2.W)
571b7adedcSWilliam Wang  val dataInvalid = 2.U(2.W)
581b7adedcSWilliam Wang
591b7adedcSWilliam Wang  def apply() = UInt(2.W)
601b7adedcSWilliam Wang}
611b7adedcSWilliam Wang
622225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
63097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
64097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
65097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
6651b2a476Szoujr}
6751b2a476Szoujr
682225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
69f226232fSzhanglinjuan  // from backend
7069cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
71f226232fSzhanglinjuan  // frontend -> backend -> frontend
72f226232fSzhanglinjuan  val pd = new PreDecodeInfo
738a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
742e947747SLinJiawei  val rasEntry = new RASEntry
758a5e9243SLinJiawei  val hist = new GlobalHistory
76e690b0d3SLingrui98  val phist = UInt(PathHistoryLength.W)
77e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
785df4db2aSLingrui98  val phNewBit = Bool()
79fe3a74fcSYinan Xu  // need pipeline update
808a597714Szoujr  val br_hit = Bool()
812e947747SLinJiawei  val predTaken = Bool()
82b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
839a2e6b8aSLinJiawei  val taken = Bool()
84b2e6921eSLinJiawei  val isMisPred = Bool()
85d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
86d0527adfSzoujr  val addIntoHist = Bool()
8714a6653fSLingrui98
8814a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
8914a6653fSLingrui98    this.hist := entry.ghist
9014a6653fSLingrui98    this.phist := entry.phist
9114a6653fSLingrui98    this.phNewBit := entry.phNewBit
9214a6653fSLingrui98    this.rasSp := entry.rasSp
9314a6653fSLingrui98    this.rasEntry := entry.rasEntry
9414a6653fSLingrui98    this.specCnt := entry.specCnt
9514a6653fSLingrui98    this
9614a6653fSLingrui98  }
97b2e6921eSLinJiawei}
98b2e6921eSLinJiawei
995844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
100de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1015844fcf0SLinJiawei  val instr = UInt(32.W)
1025844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
103de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
104baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1055844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
106faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
107cde9280dSLinJiawei  val pred_taken = Bool()
108c84054caSLinJiawei  val crossPageIPFFix = Bool()
109de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
1102b8b2e7aSWilliam Wang  val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated
111de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
112884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
113884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1141f0e2dc7SJiawei Lin  // This inst will flush all the pipe when it is the oldest inst in ROB,
1151f0e2dc7SJiawei Lin  // then replay from this inst itself
1161f0e2dc7SJiawei Lin  val replayInst = Bool()
1175844fcf0SLinJiawei}
1185844fcf0SLinJiawei
1192225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1202ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
121dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
122dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1232ce29ed6SLinJiawei  val fromInt = Bool()
1242ce29ed6SLinJiawei  val wflags = Bool()
1252ce29ed6SLinJiawei  val fpWen = Bool()
1262ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1272ce29ed6SLinJiawei  val div = Bool()
1282ce29ed6SLinJiawei  val sqrt = Bool()
1292ce29ed6SLinJiawei  val fcvt = Bool()
1302ce29ed6SLinJiawei  val typ = UInt(2.W)
1312ce29ed6SLinJiawei  val fmt = UInt(2.W)
1322ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
133e6c6b64fSLinJiawei  val rm = UInt(3.W)
134579b9f28SLinJiawei}
135579b9f28SLinJiawei
1365844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1372225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
13820e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
13920e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
1409a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1419a2e6b8aSLinJiawei  val fuType = FuType()
1429a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1439a2e6b8aSLinJiawei  val rfWen = Bool()
1449a2e6b8aSLinJiawei  val fpWen = Bool()
1459a2e6b8aSLinJiawei  val isXSTrap = Bool()
1462d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1472d366136SLinJiawei  val blockBackward = Bool() // block backward
14845a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
149db34a189SLinJiawei  val isRVF = Bool()
150c2a8ae00SYikeZhou  val selImm = SelImm()
151b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
152a3edac52SYinan Xu  val commitType = CommitType()
153579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
154aac4464eSYinan Xu  val isMove = Bool()
155d4aca96cSlqre  val singleStep = Bool()
15688825c5cSYinan Xu  val isFused = UInt(3.W)
157*3f4ec46fSCODE-JTZ  val isORI = Bool() //for softprefetch
158*3f4ec46fSCODE-JTZ  val isSoftPrefetchRead = Bool() //for softprefetch
159*3f4ec46fSCODE-JTZ  val isSoftPrefetchWrite = Bool() //for softprefetch
160c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
161c88c3a2aSYinan Xu  // then replay from this inst itself
162c88c3a2aSYinan Xu  val replayInst = Bool()
163be25371aSYikeZhou
16488825c5cSYinan Xu  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
165c2a8ae00SYikeZhou    isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
16688825c5cSYinan Xu
16788825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
16888825c5cSYinan Xu    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
16988825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
1704d24c305SYikeZhou    commitType := DontCare
171be25371aSYikeZhou    this
172be25371aSYikeZhou  }
17388825c5cSYinan Xu
17488825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
17588825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
17688825c5cSYinan Xu    this
17788825c5cSYinan Xu  }
1785844fcf0SLinJiawei}
1795844fcf0SLinJiawei
1802225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
1815844fcf0SLinJiawei  val cf = new CtrlFlow
1825844fcf0SLinJiawei  val ctrl = new CtrlSignals
1835844fcf0SLinJiawei}
1845844fcf0SLinJiawei
1852225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
1868b8e745dSYikeZhou  val eliminatedMove = Bool()
187ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
188ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
189ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
190ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
191ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
192ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
193ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
1947cef916fSYinan Xu  // val commitTime = UInt(64.W)
19520edb3f7SWilliam Wang  val runahead_checkpoint_id = UInt(64.W)
196ba4100caSYinan Xu}
197ba4100caSYinan Xu
19848d1472eSWilliam Wang// Separate LSQ
1992225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
200915c0dd4SYinan Xu  val lqIdx = new LqPtr
2015c1ae31bSYinan Xu  val sqIdx = new SqPtr
20224726fbfSWilliam Wang}
20324726fbfSWilliam Wang
204b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2052225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
20620e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
20720e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
20820e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
20920e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
2109aca92b9SYinan Xu  val robIdx = new RobPtr
211fe6452fcSYinan Xu  val lqIdx = new LqPtr
212fe6452fcSYinan Xu  val sqIdx = new SqPtr
213355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2148b8e745dSYikeZhou  val eliminatedMove = Bool()
2157cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
21683596a03SYinan Xu  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
217a338f247SYinan Xu    (index, rfType) match {
21820e31bd1SYinan Xu      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
21920e31bd1SYinan Xu      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
22020e31bd1SYinan Xu      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
22120e31bd1SYinan Xu      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
22220e31bd1SYinan Xu      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
223a338f247SYinan Xu      case _ => false.B
224a338f247SYinan Xu    }
225a338f247SYinan Xu  }
2265c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
227c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2285c7674feSYinan Xu  }
2295c7674feSYinan Xu  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
2305c7674feSYinan Xu  def doWriteFpRf: Bool = ctrl.fpWen
231c88c3a2aSYinan Xu  def clearExceptions(): MicroOp = {
232c88c3a2aSYinan Xu    cf.exceptionVec.map(_ := false.B)
233c88c3a2aSYinan Xu    ctrl.replayInst := false.B
234c88c3a2aSYinan Xu    ctrl.flushPipe := false.B
235c88c3a2aSYinan Xu    this
236c88c3a2aSYinan Xu  }
2375844fcf0SLinJiawei}
2385844fcf0SLinJiawei
239de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle {
240de169c67SWilliam Wang  val uop = new MicroOp
241de169c67SWilliam Wang  val flag = UInt(1.W)
242de169c67SWilliam Wang}
243de169c67SWilliam Wang
2442225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
2459aca92b9SYinan Xu  val robIdx = new RobPtr
24636d7aed5SLinJiawei  val ftqIdx = new FtqPtr
24736d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
248bfb958a3SYinan Xu  val level = RedirectLevel()
249bfb958a3SYinan Xu  val interrupt = Bool()
250c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
251bfb958a3SYinan Xu
252de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
253de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
254fe211d16SLinJiawei
25520edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
25620edb3f7SWilliam Wang
2572d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
258bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
2592d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
260a25b1bceSLinJiawei}
261a25b1bceSLinJiawei
2622225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
2635c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
2645c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
2655c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
2665844fcf0SLinJiawei}
2675844fcf0SLinJiawei
2682b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
26960deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
27060deaca2SLinJiawei  val isInt = Bool()
27160deaca2SLinJiawei  val isFp = Bool()
27260deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
2735844fcf0SLinJiawei}
2745844fcf0SLinJiawei
2752225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
27672235fa4SWilliam Wang  val isMMIO = Bool()
2778635f18fSwangkaifan  val isPerfCnt = Bool()
2788b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
279e402d94eSWilliam Wang}
2805844fcf0SLinJiawei
2812225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle {
2825844fcf0SLinJiawei  val uop = new MicroOp
283dc597826SJiawei Lin  val src = Vec(3, UInt(XLEN.W))
2845844fcf0SLinJiawei}
2855844fcf0SLinJiawei
2862225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle {
2875844fcf0SLinJiawei  val uop = new MicroOp
288dc597826SJiawei Lin  val data = UInt(XLEN.W)
2897f1506e3SLinJiawei  val fflags = UInt(5.W)
29097cfa7f8SLinJiawei  val redirectValid = Bool()
29197cfa7f8SLinJiawei  val redirect = new Redirect
292e402d94eSWilliam Wang  val debug = new DebugBundle
2935844fcf0SLinJiawei}
2945844fcf0SLinJiawei
2952225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
29635bfeecbSYinan Xu  val mtip = Input(Bool())
29735bfeecbSYinan Xu  val msip = Input(Bool())
29835bfeecbSYinan Xu  val meip = Input(Bool())
299d4aca96cSlqre  val debug = Input(Bool())
3005844fcf0SLinJiawei}
3015844fcf0SLinJiawei
3022225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
30335bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3043fa7b737SYinan Xu  val isInterrupt = Input(Bool())
30535bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
30635bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
30735bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
30835bfeecbSYinan Xu  val interrupt = Output(Bool())
30935bfeecbSYinan Xu}
31035bfeecbSYinan Xu
3112225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle {
3123a474d38SYinan Xu  val uop = new MicroOp
3133a474d38SYinan Xu  val isInterrupt = Bool()
3143a474d38SYinan Xu}
3153a474d38SYinan Xu
3169aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
317fe6452fcSYinan Xu  val ldest = UInt(5.W)
318fe6452fcSYinan Xu  val rfWen = Bool()
319fe6452fcSYinan Xu  val fpWen = Bool()
320a1fd7de4SLinJiawei  val wflags = Bool()
321fe6452fcSYinan Xu  val commitType = CommitType()
3228b8e745dSYikeZhou  val eliminatedMove = Bool()
323fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
324fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
325884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
326884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
32788825c5cSYinan Xu  val isFused = UInt(3.W)
3285844fcf0SLinJiawei
3299ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3309ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
331fe6452fcSYinan Xu}
3325844fcf0SLinJiawei
3339aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
33421e7a6c5SYinan Xu  val isWalk = Output(Bool())
33521e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
3369aca92b9SYinan Xu  val info = Vec(CommitWidth, Output(new RobCommitInfo))
33721e7a6c5SYinan Xu
33821e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
339fe211d16SLinJiawei
34021e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3415844fcf0SLinJiawei}
3425844fcf0SLinJiawei
3431b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
34464e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
345037a131fSWilliam Wang  val hit = Bool()
34662f57a35SLemover  val flushState = Bool()
3471b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
348037a131fSWilliam Wang}
349037a131fSWilliam Wang
350f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
3515844fcf0SLinJiawei  // to backend end
3525844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
353f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
3545844fcf0SLinJiawei  // from backend
355f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
3561e3fad10SLinJiawei}
357fcff7e94SZhangZifei
3582225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
359fcff7e94SZhangZifei  val satp = new Bundle {
360fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
361fcff7e94SZhangZifei    val asid = UInt(16.W)
362fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
363fcff7e94SZhangZifei  }
364fcff7e94SZhangZifei  val priv = new Bundle {
365fcff7e94SZhangZifei    val mxr = Bool()
366fcff7e94SZhangZifei    val sum = Bool()
367fcff7e94SZhangZifei    val imode = UInt(2.W)
368fcff7e94SZhangZifei    val dmode = UInt(2.W)
369fcff7e94SZhangZifei  }
3708fc4e859SZhangZifei
3718fc4e859SZhangZifei  override def toPrintable: Printable = {
3728fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
3738fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
3748fc4e859SZhangZifei  }
375fcff7e94SZhangZifei}
376fcff7e94SZhangZifei
3772225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
378fcff7e94SZhangZifei  val valid = Bool()
379fcff7e94SZhangZifei  val bits = new Bundle {
380fcff7e94SZhangZifei    val rs1 = Bool()
381fcff7e94SZhangZifei    val rs2 = Bool()
382fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
383fcff7e94SZhangZifei  }
3848fc4e859SZhangZifei
3858fc4e859SZhangZifei  override def toPrintable: Printable = {
3868fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
3878fc4e859SZhangZifei  }
388fcff7e94SZhangZifei}
389a165bd69Swangkaifan
390de169c67SWilliam Wang// Bundle for load violation predictor updating
391de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
3922b8b2e7aSWilliam Wang  val valid = Bool()
393de169c67SWilliam Wang
394de169c67SWilliam Wang  // wait table update
395de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
3962b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
397de169c67SWilliam Wang
398de169c67SWilliam Wang  // store set update
399de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
400de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
401de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
4022b8b2e7aSWilliam Wang}
4032b8b2e7aSWilliam Wang
4042225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
4052b8b2e7aSWilliam Wang  // Prefetcher
4062b8b2e7aSWilliam Wang  val l1plus_pf_enable = Output(Bool())
4072b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
408f3f22d72SYinan Xu  // Labeled XiangShan
4092b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
410f3f22d72SYinan Xu  // Load violation predictor
4112b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
4122b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
4132b8b2e7aSWilliam Wang  val waittable_timeout = Output(UInt(5.W))
414f3f22d72SYinan Xu  // Branch predictor
4152b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
416f3f22d72SYinan Xu  // Memory Block
417f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
418aac4464eSYinan Xu  // Rename
419aac4464eSYinan Xu  val move_elim_enable = Output(Bool())
4202b8b2e7aSWilliam Wang}
421