1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 353c02ee8fSwakafaimport utility._ 36b0ae3ac4SLinJiawei 372fbdb79bSLingrui98import scala.math.max 38d471c5aeSLingrui98import Chisel.experimental.chiselName 392225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 4088825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 41bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig 42b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4314a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4567402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 461e3fad10SLinJiawei 47627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 483803411bSzhanglinjuan val valid = Bool() 4935fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 50fe211d16SLinJiawei 513803411bSzhanglinjuan} 523803411bSzhanglinjuan 53627c0a19Szhanglinjuanobject ValidUndirectioned { 54627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 55627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 563803411bSzhanglinjuan } 573803411bSzhanglinjuan} 583803411bSzhanglinjuan 591b7adedcSWilliam Wangobject RSFeedbackType { 6067682d05SWilliam Wang val tlbMiss = 0.U(3.W) 6167682d05SWilliam Wang val mshrFull = 1.U(3.W) 6267682d05SWilliam Wang val dataInvalid = 2.U(3.W) 6367682d05SWilliam Wang val bankConflict = 3.U(3.W) 6467682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 651b7adedcSWilliam Wang 66eb163ef0SHaojin Tang val feedbackInvalid = 7.U(3.W) 67eb163ef0SHaojin Tang 6867682d05SWilliam Wang def apply() = UInt(3.W) 691b7adedcSWilliam Wang} 701b7adedcSWilliam Wang 712225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 72097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7551b2a476Szoujr} 7651b2a476Szoujr 772225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78f226232fSzhanglinjuan // from backend 7969cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 80f226232fSzhanglinjuan // frontend -> backend -> frontend 81f226232fSzhanglinjuan val pd = new PreDecodeInfo 828a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 832e947747SLinJiawei val rasEntry = new RASEntry 84c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 85dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 8667402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 8767402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 88b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 89c2ad24ebSLingrui98 val histPtr = new CGHPtr 90e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 91fe3a74fcSYinan Xu // need pipeline update 928a597714Szoujr val br_hit = Bool() 932e947747SLinJiawei val predTaken = Bool() 94b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 959a2e6b8aSLinJiawei val taken = Bool() 96b2e6921eSLinJiawei val isMisPred = Bool() 97d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 98d0527adfSzoujr val addIntoHist = Bool() 9914a6653fSLingrui98 10014a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101c2ad24ebSLingrui98 // this.hist := entry.ghist 102dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 10367402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 10467402d75SLingrui98 this.afhob := entry.afhob 105c2ad24ebSLingrui98 this.histPtr := entry.histPtr 10614a6653fSLingrui98 this.rasSp := entry.rasSp 107c2d1ec7dSLingrui98 this.rasEntry := entry.rasTop 10814a6653fSLingrui98 this 10914a6653fSLingrui98 } 110b2e6921eSLinJiawei} 111b2e6921eSLinJiawei 1125844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 113de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1145844fcf0SLinJiawei val instr = UInt(32.W) 1155844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 116de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 117baf8def6SYinan Xu val exceptionVec = ExceptionVec() 11872951335SLi Qianruo val trigger = new TriggerCf 119faf3cfa9SLinJiawei val pd = new PreDecodeInfo 120cde9280dSLinJiawei val pred_taken = Bool() 121c84054caSLinJiawei val crossPageIPFFix = Bool() 122de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 123980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124d1fe0262SWilliam Wang // Load wait is needed 125d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 126d1fe0262SWilliam Wang val loadWaitBit = Bool() 127d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 129d1fe0262SWilliam Wang val loadWaitStrict = Bool() 130de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 131884dbb3bSLinJiawei val ftqPtr = new FtqPtr 132884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1335844fcf0SLinJiawei} 1345844fcf0SLinJiawei 13572951335SLi Qianruo 1362225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1372ce29ed6SLinJiawei val isAddSub = Bool() // swap23 138dc597826SJiawei Lin val typeTagIn = UInt(1.W) 139dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1402ce29ed6SLinJiawei val fromInt = Bool() 1412ce29ed6SLinJiawei val wflags = Bool() 1422ce29ed6SLinJiawei val fpWen = Bool() 1432ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1442ce29ed6SLinJiawei val div = Bool() 1452ce29ed6SLinJiawei val sqrt = Bool() 1462ce29ed6SLinJiawei val fcvt = Bool() 1472ce29ed6SLinJiawei val typ = UInt(2.W) 1482ce29ed6SLinJiawei val fmt = UInt(2.W) 1492ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 150e6c6b64fSLinJiawei val rm = UInt(3.W) 151579b9f28SLinJiawei} 152579b9f28SLinJiawei 1538a264e15Smaliaoclass VType(implicit p: Parameters) extends XSBundle { 1548a264e15Smaliao val vma = Bool() 1558a264e15Smaliao val vta = Bool() 1568a264e15Smaliao val vsew = UInt(3.W) 1578a264e15Smaliao val vlmul = UInt(3.W) 1588a264e15Smaliao} 1598a264e15Smaliao 1608a264e15Smaliaoclass VConfig(implicit p: Parameters) extends XSBundle { 1618a264e15Smaliao val vl = UInt(8.W) 1628a264e15Smaliao val vtype = new VType 1638a264e15Smaliao} 1648a264e15Smaliao 1655844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1662225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1678744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 168a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 169a7a8a6ccSHaojin Tang val lsrc = Vec(4, UInt(6.W)) 170a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 1719a2e6b8aSLinJiawei val fuType = FuType() 1729a2e6b8aSLinJiawei val fuOpType = FuOpType() 1739a2e6b8aSLinJiawei val rfWen = Bool() 1749a2e6b8aSLinJiawei val fpWen = Bool() 175deb6421eSHaojin Tang val vecWen = Bool() 1760f038924SZhangZifei def fpVecWen = fpWen || vecWen 1779a2e6b8aSLinJiawei val isXSTrap = Bool() 1782d366136SLinJiawei val noSpecExec = Bool() // wait forward 1792d366136SLinJiawei val blockBackward = Bool() // block backward 18045a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 181acbea6c4SzhanglyGit val uopDivType = UopDivType() 182c2a8ae00SYikeZhou val selImm = SelImm() 183b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 184a3edac52SYinan Xu val commitType = CommitType() 185579b9f28SLinJiawei val fpu = new FPUCtrlSignals 186*3d1a5c10Smaliao val uopIdx = UInt(log2Up(MaxUopSize).W) 187*3d1a5c10Smaliao val firstUop = Bool() 188*3d1a5c10Smaliao val lastUop = Bool() 1898a264e15Smaliao val vconfig = new VConfig 190aac4464eSYinan Xu val isMove = Bool() 1911a0debc2Sczw val vm = Bool() 192d4aca96cSlqre val singleStep = Bool() 193c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 194c88c3a2aSYinan Xu // then replay from this inst itself 195c88c3a2aSYinan Xu val replayInst = Bool() 196be25371aSYikeZhou 19757a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 198acbea6c4SzhanglyGit isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm) 19988825c5cSYinan Xu 20088825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 20157a10886SXuan Hu val decoder: Seq[UInt] = ListLookup( 20257a10886SXuan Hu inst, XDecode.decodeDefault.map(bitPatToUInt), 20357a10886SXuan Hu table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 20457a10886SXuan Hu ) 20588825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 2064d24c305SYikeZhou commitType := DontCare 207be25371aSYikeZhou this 208be25371aSYikeZhou } 20988825c5cSYinan Xu 21088825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 21188825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 21288825c5cSYinan Xu this 21388825c5cSYinan Xu } 214b6900d94SYinan Xu 215b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 216f025d715SYinan Xu def isSoftPrefetch: Bool = { 217f025d715SYinan Xu fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 218f025d715SYinan Xu } 219*3d1a5c10Smaliao def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen 2205844fcf0SLinJiawei} 2215844fcf0SLinJiawei 2222225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2235844fcf0SLinJiawei val cf = new CtrlFlow 2245844fcf0SLinJiawei val ctrl = new CtrlSignals 2255844fcf0SLinJiawei} 2265844fcf0SLinJiawei 2272225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2288b8e745dSYikeZhou val eliminatedMove = Bool() 2298744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 230ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 231ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 232ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 233ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 234ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 235ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2368744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2378744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2388744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2398744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 240ba4100caSYinan Xu} 241ba4100caSYinan Xu 24248d1472eSWilliam Wang// Separate LSQ 2432225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 244915c0dd4SYinan Xu val lqIdx = new LqPtr 2455c1ae31bSYinan Xu val sqIdx = new SqPtr 24624726fbfSWilliam Wang} 24724726fbfSWilliam Wang 248b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2492225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 250a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 251a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 25220e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 25320e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2549aca92b9SYinan Xu val robIdx = new RobPtr 255fe6452fcSYinan Xu val lqIdx = new LqPtr 256fe6452fcSYinan Xu val sqIdx = new SqPtr 2578b8e745dSYikeZhou val eliminatedMove = Bool() 2587cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2599d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 260bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 261bcce877bSYinan Xu val readReg = if (isFp) { 262bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 263bcce877bSYinan Xu } else { 264bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 265a338f247SYinan Xu } 266bcce877bSYinan Xu readReg && stateReady 267a338f247SYinan Xu } 2685c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 269c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2705c7674feSYinan Xu } 2716ab6918fSYinan Xu def clearExceptions( 2726ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2736ab6918fSYinan Xu flushPipe: Boolean = false, 2746ab6918fSYinan Xu replayInst: Boolean = false 2756ab6918fSYinan Xu ): MicroOp = { 2766ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2776ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2786ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 279c88c3a2aSYinan Xu this 280c88c3a2aSYinan Xu } 281a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 282a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 283bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 284bcce877bSYinan Xu def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 285bcce877bSYinan Xu successor.map{ case (src, srcType) => 286bcce877bSYinan Xu val pdestMatch = pdest === src 287bcce877bSYinan Xu // For state: no need to check whether src is x0/imm/pc because they are always ready. 288bcce877bSYinan Xu val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 2890f038924SZhangZifei // FIXME: divide fpMatch and vecMatch then 290bcce877bSYinan Xu val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 291cbd13d6eSZhangZifei val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 2920f038924SZhangZifei val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 2930f038924SZhangZifei val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 2940f038924SZhangZifei val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 295bcce877bSYinan Xu // For data: types are matched and int pdest is not $zero. 296bcce877bSYinan Xu val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 2970f038924SZhangZifei val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 298bcce877bSYinan Xu (stateCond, dataCond) 299bcce877bSYinan Xu } 300bcce877bSYinan Xu } 301bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: MicroOp). 302bcce877bSYinan Xu def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 303bcce877bSYinan Xu wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 304bcce877bSYinan Xu } 30574515c5aSYinan Xu def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 3065844fcf0SLinJiawei} 3075844fcf0SLinJiawei 30846f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 309de169c67SWilliam Wang val uop = new MicroOp 31046f74b57SHaojin Tang} 31146f74b57SHaojin Tang 31246f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 313de169c67SWilliam Wang val flag = UInt(1.W) 314de169c67SWilliam Wang} 315de169c67SWilliam Wang 3162225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 3179aca92b9SYinan Xu val robIdx = new RobPtr 31836d7aed5SLinJiawei val ftqIdx = new FtqPtr 31936d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 320bfb958a3SYinan Xu val level = RedirectLevel() 321bfb958a3SYinan Xu val interrupt = Bool() 322c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 323bfb958a3SYinan Xu 324de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 325de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 326fe211d16SLinJiawei 32720edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 32820edb3f7SWilliam Wang 3292d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 330bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3312d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 332a25b1bceSLinJiawei} 333a25b1bceSLinJiawei 3342225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3355c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3365c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3375c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3385844fcf0SLinJiawei} 3395844fcf0SLinJiawei 3402b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 34160deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 34260deaca2SLinJiawei val isInt = Bool() 34360deaca2SLinJiawei val isFp = Bool() 34460deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3455844fcf0SLinJiawei} 3465844fcf0SLinJiawei 3472225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 34872235fa4SWilliam Wang val isMMIO = Bool() 3498635f18fSwangkaifan val isPerfCnt = Bool() 3508b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 35172951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 3528744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3538744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3548744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 355e402d94eSWilliam Wang} 3565844fcf0SLinJiawei 35740a70bd6SZhangZifeiclass ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 35840a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 35940a70bd6SZhangZifei 360822120dfSczw val src = Vec(4, UInt(dataWidth.W)) 3615844fcf0SLinJiawei} 3625844fcf0SLinJiawei 36340a70bd6SZhangZifeiclass ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 36440a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 36540a70bd6SZhangZifei 36640a70bd6SZhangZifei val data = UInt(dataWidth.W) 3677f1506e3SLinJiawei val fflags = UInt(5.W) 3686355a2b7Sczw val vxsat = UInt(1.W) 36997cfa7f8SLinJiawei val redirectValid = Bool() 37097cfa7f8SLinJiawei val redirect = new Redirect 371e402d94eSWilliam Wang val debug = new DebugBundle 3725844fcf0SLinJiawei} 3735844fcf0SLinJiawei 3742225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 37535bfeecbSYinan Xu val mtip = Input(Bool()) 37635bfeecbSYinan Xu val msip = Input(Bool()) 37735bfeecbSYinan Xu val meip = Input(Bool()) 378b3d79b37SYinan Xu val seip = Input(Bool()) 379d4aca96cSlqre val debug = Input(Bool()) 3805844fcf0SLinJiawei} 3815844fcf0SLinJiawei 3822225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 38335bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3843fa7b737SYinan Xu val isInterrupt = Input(Bool()) 38535bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38635bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38735bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 38835bfeecbSYinan Xu val interrupt = Output(Bool()) 38935bfeecbSYinan Xu} 39035bfeecbSYinan Xu 39146f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3923a474d38SYinan Xu val isInterrupt = Bool() 3933a474d38SYinan Xu} 3943a474d38SYinan Xu 3959aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 396a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 397fe6452fcSYinan Xu val rfWen = Bool() 398fe6452fcSYinan Xu val fpWen = Bool() 399deb6421eSHaojin Tang val vecWen = Bool() 4000f038924SZhangZifei def fpVecWen = fpWen || vecWen 401a1fd7de4SLinJiawei val wflags = Bool() 402fe6452fcSYinan Xu val commitType = CommitType() 403fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 404fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 405884dbb3bSLinJiawei val ftqIdx = new FtqPtr 406884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 407ccfddc82SHaojin Tang val isMove = Bool() 4085844fcf0SLinJiawei 4099ecac1e8SYinan Xu // these should be optimized for synthesis verilog 4109ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 4114aa9ed34Sfdy 412*3d1a5c10Smaliao val uopIdx = UInt(log2Up(MaxUopSize).W) 4138a264e15Smaliao val vconfig = new VConfig 414fe6452fcSYinan Xu} 4155844fcf0SLinJiawei 4169aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 417ccfddc82SHaojin Tang val isCommit = Bool() 418ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 4196474c47fSYinan Xu 420ccfddc82SHaojin Tang val isWalk = Bool() 421c51eab43SYinan Xu // valid bits optimized for walk 422ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4236474c47fSYinan Xu 424ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 42521e7a6c5SYinan Xu 4266474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4276474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4285844fcf0SLinJiawei} 4295844fcf0SLinJiawei 430*3d1a5c10Smaliaoclass DiffCommitIO(implicit p: Parameters) extends XSBundle { 431*3d1a5c10Smaliao val isCommit = Bool() 432*3d1a5c10Smaliao val commitValid = Vec(CommitWidth * MaxUopSize, Bool()) 433*3d1a5c10Smaliao 434*3d1a5c10Smaliao val info = Vec(CommitWidth * MaxUopSize, new RobCommitInfo) 435*3d1a5c10Smaliao 436*3d1a5c10Smaliao def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 437*3d1a5c10Smaliao} 438*3d1a5c10Smaliao 439*3d1a5c10Smaliaoclass RabCommitInfo(implicit p: Parameters) extends XSBundle { 440*3d1a5c10Smaliao val ldest = UInt(6.W) 441*3d1a5c10Smaliao val pdest = UInt(PhyRegIdxWidth.W) 442*3d1a5c10Smaliao val old_pdest = UInt(PhyRegIdxWidth.W) 443*3d1a5c10Smaliao val rfWen = Bool() 444*3d1a5c10Smaliao val fpWen = Bool() 445*3d1a5c10Smaliao val vecWen = Bool() 446*3d1a5c10Smaliao} 447*3d1a5c10Smaliao 448*3d1a5c10Smaliaoclass RabCommitIO(implicit p: Parameters) extends XSBundle { 449*3d1a5c10Smaliao val isCommit = Bool() 450*3d1a5c10Smaliao val commitValid = Vec(CommitWidth, Bool()) 451*3d1a5c10Smaliao val isWalk = Bool() 452*3d1a5c10Smaliao val walkValid = Vec(CommitWidth, Bool()) 453*3d1a5c10Smaliao val info = Vec(CommitWidth, new RabCommitInfo) 454*3d1a5c10Smaliao} 455*3d1a5c10Smaliao 4561b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 45764e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 458037a131fSWilliam Wang val hit = Bool() 45962f57a35SLemover val flushState = Bool() 4601b7adedcSWilliam Wang val sourceType = RSFeedbackType() 461c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 462037a131fSWilliam Wang} 463037a131fSWilliam Wang 464d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 465d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 466d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 467d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 468d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 469d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 470d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 471d87b76aaSWilliam Wang} 472d87b76aaSWilliam Wang 473f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4745844fcf0SLinJiawei // to backend end 4755844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 476f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 4775844fcf0SLinJiawei // from backend 478f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 4791e3fad10SLinJiawei} 480fcff7e94SZhangZifei 481f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 48245f497a4Shappy-lx val mode = UInt(4.W) 48345f497a4Shappy-lx val asid = UInt(16.W) 48445f497a4Shappy-lx val ppn = UInt(44.W) 48545f497a4Shappy-lx} 48645f497a4Shappy-lx 487f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 48845f497a4Shappy-lx val changed = Bool() 48945f497a4Shappy-lx 49045f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 49145f497a4Shappy-lx require(satp_value.getWidth == XLEN) 49245f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 49345f497a4Shappy-lx mode := sa.mode 49445f497a4Shappy-lx asid := sa.asid 495f1fe8698SLemover ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 49645f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 49745f497a4Shappy-lx } 498fcff7e94SZhangZifei} 499f1fe8698SLemover 500f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 501f1fe8698SLemover val satp = new TlbSatpBundle() 502fcff7e94SZhangZifei val priv = new Bundle { 503fcff7e94SZhangZifei val mxr = Bool() 504fcff7e94SZhangZifei val sum = Bool() 505fcff7e94SZhangZifei val imode = UInt(2.W) 506fcff7e94SZhangZifei val dmode = UInt(2.W) 507fcff7e94SZhangZifei } 5088fc4e859SZhangZifei 5098fc4e859SZhangZifei override def toPrintable: Printable = { 5108fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 5118fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 5128fc4e859SZhangZifei } 513fcff7e94SZhangZifei} 514fcff7e94SZhangZifei 5152225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 516fcff7e94SZhangZifei val valid = Bool() 517fcff7e94SZhangZifei val bits = new Bundle { 518fcff7e94SZhangZifei val rs1 = Bool() 519fcff7e94SZhangZifei val rs2 = Bool() 520fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 52145f497a4Shappy-lx val asid = UInt(AsidLength.W) 522f1fe8698SLemover val flushPipe = Bool() 523fcff7e94SZhangZifei } 5248fc4e859SZhangZifei 5258fc4e859SZhangZifei override def toPrintable: Printable = { 526f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 5278fc4e859SZhangZifei } 528fcff7e94SZhangZifei} 529a165bd69Swangkaifan 530de169c67SWilliam Wang// Bundle for load violation predictor updating 531de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 5322b8b2e7aSWilliam Wang val valid = Bool() 533de169c67SWilliam Wang 534de169c67SWilliam Wang // wait table update 535de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 5362b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 537de169c67SWilliam Wang 538de169c67SWilliam Wang // store set update 539de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 540de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 541de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5422b8b2e7aSWilliam Wang} 5432b8b2e7aSWilliam Wang 5442225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5452b8b2e7aSWilliam Wang // Prefetcher 546ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5472b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 54885de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 54985de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 55085de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 55185de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5525d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5535d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 554edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 555f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 556ecccf78fSJay // ICache 557ecccf78fSJay val icache_parity_enable = Output(Bool()) 558f3f22d72SYinan Xu // Labeled XiangShan 5592b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 560f3f22d72SYinan Xu // Load violation predictor 5612b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5622b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 563c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 564c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 565c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 566f3f22d72SYinan Xu // Branch predictor 5672b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 568f3f22d72SYinan Xu // Memory Block 569f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 570d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 571d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 572a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 57337225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 574aac4464eSYinan Xu // Rename 5755b47c58cSYinan Xu val fusion_enable = Output(Bool()) 5765b47c58cSYinan Xu val wfi_enable = Output(Bool()) 577af2f7849Shappy-lx // Decode 578af2f7849Shappy-lx val svinval_enable = Output(Bool()) 579af2f7849Shappy-lx 580b6982e83SLemover // distribute csr write signal 581b6982e83SLemover val distribute_csr = new DistributedCSRIO() 58272951335SLi Qianruo 583ddb65c47SLi Qianruo val singlestep = Output(Bool()) 58472951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 58572951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 58672951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 587b6982e83SLemover} 588b6982e83SLemover 589b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 5901c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 591b6982e83SLemover val w = ValidIO(new Bundle { 592b6982e83SLemover val addr = Output(UInt(12.W)) 593b6982e83SLemover val data = Output(UInt(XLEN.W)) 594b6982e83SLemover }) 5952b8b2e7aSWilliam Wang} 596e19f7967SWilliam Wang 597e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 598e19f7967SWilliam Wang // Request csr to be updated 599e19f7967SWilliam Wang // 600e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 601e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 602e19f7967SWilliam Wang // 603e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 604e19f7967SWilliam Wang val w = ValidIO(new Bundle { 605e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 606e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 607e19f7967SWilliam Wang }) 608e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 609e19f7967SWilliam Wang when(valid){ 610e19f7967SWilliam Wang w.bits.addr := addr 611e19f7967SWilliam Wang w.bits.data := data 612e19f7967SWilliam Wang } 613e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 614e19f7967SWilliam Wang } 615e19f7967SWilliam Wang} 61672951335SLi Qianruo 6170f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 6180f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 6190f59c834SWilliam Wang val source = Output(new Bundle() { 6200f59c834SWilliam Wang val tag = Bool() // l1 tag array 6210f59c834SWilliam Wang val data = Bool() // l1 data array 6220f59c834SWilliam Wang val l2 = Bool() 6230f59c834SWilliam Wang }) 6240f59c834SWilliam Wang val opType = Output(new Bundle() { 6250f59c834SWilliam Wang val fetch = Bool() 6260f59c834SWilliam Wang val load = Bool() 6270f59c834SWilliam Wang val store = Bool() 6280f59c834SWilliam Wang val probe = Bool() 6290f59c834SWilliam Wang val release = Bool() 6300f59c834SWilliam Wang val atom = Bool() 6310f59c834SWilliam Wang }) 6320f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 6330f59c834SWilliam Wang 6340f59c834SWilliam Wang // report error and paddr to beu 6350f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 6360f59c834SWilliam Wang val report_to_beu = Output(Bool()) 6370f59c834SWilliam Wang 6380f59c834SWilliam Wang // there is an valid error 6390f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 6400f59c834SWilliam Wang val valid = Output(Bool()) 6410f59c834SWilliam Wang 6420f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 6430f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 6440f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 6450f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 6460f59c834SWilliam Wang beu_info 6470f59c834SWilliam Wang } 6480f59c834SWilliam Wang} 649bc63e578SLi Qianruo 650bc63e578SLi Qianruo/* TODO how to trigger on next inst? 651bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 652bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 653bc63e578SLi Qianruoxret csr to pc + 4/ + 2 654bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 655bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 656bc63e578SLi Qianruo */ 657bc63e578SLi Qianruo 658bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 659bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 660bc63e578SLi Qianruo// These groups are 661bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 662bc63e578SLi Qianruo 663bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 664bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 665bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 666bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 667bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 668bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 66984e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 67084e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 67184e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 67284e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 67384e47f35SLi Qianruo//} 67484e47f35SLi Qianruo 67572951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 67684e47f35SLi Qianruo // frontend 67784e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 678ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 679ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 68084e47f35SLi Qianruo 681ddb65c47SLi Qianruo// val frontendException = Bool() 68284e47f35SLi Qianruo // backend 68384e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 68484e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 685ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 68684e47f35SLi Qianruo 68784e47f35SLi Qianruo // Two situations not allowed: 68884e47f35SLi Qianruo // 1. load data comparison 68984e47f35SLi Qianruo // 2. store chaining with store 69084e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 69184e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 692ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 693d7dd1af1SLi Qianruo def clear(): Unit = { 694d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 695d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 696d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 697d7dd1af1SLi Qianruo } 69872951335SLi Qianruo} 69972951335SLi Qianruo 700bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 701bc63e578SLi Qianruo// to Frontend, Load and Store. 70272951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 70372951335SLi Qianruo val t = Valid(new Bundle { 70472951335SLi Qianruo val addr = Output(UInt(2.W)) 70572951335SLi Qianruo val tdata = new MatchTriggerIO 70672951335SLi Qianruo }) 70772951335SLi Qianruo } 70872951335SLi Qianruo 70972951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 71072951335SLi Qianruo val t = Valid(new Bundle { 71172951335SLi Qianruo val addr = Output(UInt(3.W)) 71272951335SLi Qianruo val tdata = new MatchTriggerIO 71372951335SLi Qianruo }) 71472951335SLi Qianruo} 71572951335SLi Qianruo 71672951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 71772951335SLi Qianruo val matchType = Output(UInt(2.W)) 71872951335SLi Qianruo val select = Output(Bool()) 71972951335SLi Qianruo val timing = Output(Bool()) 72072951335SLi Qianruo val action = Output(Bool()) 72172951335SLi Qianruo val chain = Output(Bool()) 72272951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 72372951335SLi Qianruo} 724