xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 3c02c6c77699f30c4af08c143cbb4e3ba30f5c5f)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3c6d43980SLemover*
4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8c6d43980SLemover*
9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12c6d43980SLemover*
13c6d43980SLemover* See the Mulan PSL v2 for more details.
14c6d43980SLemover***************************************************************************************/
15c6d43980SLemover
161e3fad10SLinJiaweipackage xiangshan
171e3fad10SLinJiawei
181e3fad10SLinJiaweiimport chisel3._
195844fcf0SLinJiaweiimport chisel3.util._
2042707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
21de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
225c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
23bbfca13aSzoujrimport xiangshan.frontend.PreDecodeInfoForDebug
2466b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
25f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
262b8b2e7aSWilliam Wangimport xiangshan.frontend.PreDecodeInfo
27*3c02c6c7Szoujr// import xiangshan.frontend.HasTageParameter
28*3c02c6c7Szoujr// import xiangshan.frontend.HasSCParameter
29ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
30f634c609SLingrui98import xiangshan.frontend.GlobalHistory
317447ee13SLingrui98import xiangshan.frontend.RASEntry
322b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
33ceaf5e1fSLingrui98import utils._
34b0ae3ac4SLinJiawei
352fbdb79bSLingrui98import scala.math.max
36d471c5aeSLingrui98import Chisel.experimental.chiselName
372225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
38884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr
391e3fad10SLinJiawei
405844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
41de169c67SWilliam Wangclass FetchPacket(implicit p: Parameters) extends XSBundle {
4228958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
4328958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
444ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
4542696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
4642696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
47de169c67SWilliam Wang  val foldpc = Vec(PredictWidth, UInt(MemPredPCWidth.W))
48a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
495a67e465Szhanglinjuan  val ipf = Bool()
507e6acce3Sjinyue110  val acf = Bool()
515a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
52744c623cSLingrui98  val pred_taken = UInt(PredictWidth.W)
53744c623cSLingrui98  val ftqPtr = new FtqPtr
541e3fad10SLinJiawei}
551e3fad10SLinJiawei
56627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
573803411bSzhanglinjuan  val valid = Bool()
5835fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
59fe211d16SLinJiawei
60627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
613803411bSzhanglinjuan}
623803411bSzhanglinjuan
63627c0a19Szhanglinjuanobject ValidUndirectioned {
64627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
65627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
663803411bSzhanglinjuan  }
673803411bSzhanglinjuan}
683803411bSzhanglinjuan
691b7adedcSWilliam Wangobject RSFeedbackType {
701b7adedcSWilliam Wang  val tlbMiss = 0.U(2.W)
711b7adedcSWilliam Wang  val mshrFull = 1.U(2.W)
721b7adedcSWilliam Wang  val dataInvalid = 2.U(2.W)
731b7adedcSWilliam Wang
741b7adedcSWilliam Wang  def apply() = UInt(2.W)
751b7adedcSWilliam Wang}
761b7adedcSWilliam Wang
77*3c02c6c7Szoujr// class SCMeta(val useSC: Boolean)(implicit p: Parameters) extends XSBundle with HasSCParameter {
78*3c02c6c7Szoujr//   val tageTaken = if (useSC) Bool() else UInt(0.W)
79*3c02c6c7Szoujr//   val scUsed = if (useSC) Bool() else UInt(0.W)
80*3c02c6c7Szoujr//   val scPred = if (useSC) Bool() else UInt(0.W)
81*3c02c6c7Szoujr//   // Suppose ctrbits of all tables are identical
82*3c02c6c7Szoujr//   val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
83*3c02c6c7Szoujr// }
842fbdb79bSLingrui98
85*3c02c6c7Szoujr// class TageMeta(implicit p: Parameters) extends XSBundle with HasTageParameter {
86*3c02c6c7Szoujr//   val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
87*3c02c6c7Szoujr//   val altDiffers = Bool()
88*3c02c6c7Szoujr//   val providerU = UInt(2.W)
89*3c02c6c7Szoujr//   val providerCtr = UInt(3.W)
90*3c02c6c7Szoujr//   val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
91*3c02c6c7Szoujr//   val taken = Bool()
92*3c02c6c7Szoujr//   val scMeta = new SCMeta(EnableSC)
93*3c02c6c7Szoujr// }
941e7d14a8Szhanglinjuan
95d471c5aeSLingrui98@chiselName
962225d46eSJiawei Linclass BranchPrediction(implicit p: Parameters) extends XSBundle with HasIFUConst {
97ceaf5e1fSLingrui98  // val redirect = Bool()
98ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
99ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
100ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
101ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
102ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
103ceaf5e1fSLingrui98
104576af497SLingrui98  // half RVI could only start at the end of a packet
105576af497SLingrui98  val hasHalfRVI = Bool()
106ceaf5e1fSLingrui98
107d42f3562SLingrui98  def brNotTakens = (~takens & brMask)
108ceaf5e1fSLingrui98
109ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
11044ff7871SLingrui98    (if (i == 0) false.B else ParallelORR(brNotTakens(i - 1, 0)))))
111fe211d16SLinJiawei
112818ec9f9SLingrui98  // if not taken before the half RVI inst
113576af497SLingrui98  def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth - 2, 0)))
114fe211d16SLinJiawei
115ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
116d42f3562SLingrui98  def jmpIdx = ParallelPriorityEncoder(takens)
117fe211d16SLinJiawei
118ceaf5e1fSLingrui98  // only used when taken
119c0c378b3SLingrui98  def target = {
120c0c378b3SLingrui98    val generator = new PriorityMuxGenerator[UInt]
121d42f3562SLingrui98    generator.register(takens.asBools, targets, List.fill(PredictWidth)(None))
122c0c378b3SLingrui98    generator()
123c0c378b3SLingrui98  }
124fe211d16SLinJiawei
125d42f3562SLingrui98  def taken = ParallelORR(takens)
126fe211d16SLinJiawei
127d42f3562SLingrui98  def takenOnBr = taken && ParallelPriorityMux(takens, brMask.asBools)
128fe211d16SLinJiawei
129d42f3562SLingrui98  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(takens, sawNotTakenBr), ParallelORR(brNotTakens))
13066b0d0c3Szhanglinjuan}
13166b0d0c3Szhanglinjuan
1322225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
133097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
134097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
135097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
13651b2a476Szoujr}
13751b2a476Szoujr
1382225d46eSJiawei Linclass BpuMeta(implicit p: Parameters) extends XSBundle with HasBPUParameter {
13953bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
1408f6a1237SSteve Gou  val btbHit = Bool()
141e3aeae54SLingrui98  val bimCtr = UInt(2.W)
142*3c02c6c7Szoujr  // val tageMeta = new TageMeta
143f634c609SLingrui98  // for global history
144f226232fSzhanglinjuan
1453a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1463a48285bSGouLingrui  val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1473a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
148ec776fa0SLingrui98
1497d793c5aSzoujr  val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
1507d793c5aSzoujr
1518f6a1237SSteve Gou  val ubtbHit = if (BPUDebug) UInt(1.W) else UInt(0.W)
1528f6a1237SSteve Gou
15351b2a476Szoujr  val ubtbAns = new PredictorAnswer
15451b2a476Szoujr  val btbAns = new PredictorAnswer
15551b2a476Szoujr  val tageAns = new PredictorAnswer
15651b2a476Szoujr  val rasAns = new PredictorAnswer
15751b2a476Szoujr  val loopAns = new PredictorAnswer
15851b2a476Szoujr
159f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
160f634c609SLingrui98  //   this.histPtr := histPtr
161f634c609SLingrui98  //   this.tageMeta := tageMeta
162f634c609SLingrui98  //   this.rasSp := rasSp
163f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
164f634c609SLingrui98  //   this.asUInt
165f634c609SLingrui98  // }
166f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
167fe211d16SLinJiawei
168f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
16966b0d0c3Szhanglinjuan}
17066b0d0c3Szhanglinjuan
1712225d46eSJiawei Linclass Predecode(implicit p: Parameters) extends XSBundle with HasIFUConst {
172ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1736215f044SLingrui98  val mask = UInt(PredictWidth.W)
174576af497SLingrui98  val lastHalf = Bool()
1756215f044SLingrui98  val pd = Vec(PredictWidth, (new PreDecodeInfo))
1766fb61704Szhanglinjuan}
1776fb61704Szhanglinjuan
1782225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
179f226232fSzhanglinjuan  // from backend
18069cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
181f226232fSzhanglinjuan  // frontend -> backend -> frontend
182f226232fSzhanglinjuan  val pd = new PreDecodeInfo
1838a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
1842e947747SLinJiawei  val rasEntry = new RASEntry
1858a5e9243SLinJiawei  val hist = new GlobalHistory
1868a5e9243SLinJiawei  val predHist = new GlobalHistory
187f6fc1a05Szoujr  val specCnt = Vec(PredictWidth, UInt(10.W))
188fe3a74fcSYinan Xu  // need pipeline update
1892e947747SLinJiawei  val sawNotTakenBranch = Bool()
1902e947747SLinJiawei  val predTaken = Bool()
191b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1929a2e6b8aSLinJiawei  val taken = Bool()
193b2e6921eSLinJiawei  val isMisPred = Bool()
194b2e6921eSLinJiawei}
195b2e6921eSLinJiawei
1965844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
197de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1985844fcf0SLinJiawei  val instr = UInt(32.W)
1995844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
200de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
201baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
2025844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
203faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
204cde9280dSLinJiawei  val pred_taken = Bool()
205c84054caSLinJiawei  val crossPageIPFFix = Bool()
206de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
2072b8b2e7aSWilliam Wang  val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated
208de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
209884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
210884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
2115844fcf0SLinJiawei}
2125844fcf0SLinJiawei
2132225d46eSJiawei Linclass FtqEntry(implicit p: Parameters) extends XSBundle {
214ec778fd0SLingrui98  // fetch pc, pc of each inst could be generated by concatenation
2151670d147SLingrui98  val ftqPC = UInt(VAddrBits.W)
2161670d147SLingrui98  val lastPacketPC = ValidUndirectioned(UInt(VAddrBits.W))
217ec778fd0SLingrui98  // prediction metas
218ec778fd0SLingrui98  val hist = new GlobalHistory
219ec778fd0SLingrui98  val predHist = new GlobalHistory
220ec778fd0SLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
221ec778fd0SLingrui98  val rasTop = new RASEntry()
222744c623cSLingrui98  val specCnt = Vec(PredictWidth, UInt(10.W))
223ec778fd0SLingrui98  val metas = Vec(PredictWidth, new BpuMeta)
224ec778fd0SLingrui98
2258f6a1237SSteve Gou  val cfiIsCall, cfiIsRet, cfiIsJalr, cfiIsRVC = Bool()
226744c623cSLingrui98  val rvc_mask = Vec(PredictWidth, Bool())
227b97160feSLinJiawei  val br_mask = Vec(PredictWidth, Bool())
228b97160feSLinJiawei  val cfiIndex = ValidUndirectioned(UInt(log2Up(PredictWidth).W))
229b97160feSLinJiawei  val valids = Vec(PredictWidth, Bool())
230ec778fd0SLingrui98
231c778d2afSLinJiawei  // backend update
232c778d2afSLinJiawei  val mispred = Vec(PredictWidth, Bool())
233148ba860SLinJiawei  val target = UInt(VAddrBits.W)
234744c623cSLingrui98
2350ca50dbbSzoujr  // For perf counters
236bbfca13aSzoujr  val pd = Vec(PredictWidth, new PreDecodeInfoForDebug(!env.FPGAPlatform))
2370ca50dbbSzoujr
238744c623cSLingrui98  def takens = VecInit((0 until PredictWidth).map(i => cfiIndex.valid && cfiIndex.bits === i.U))
2391670d147SLingrui98  def hasLastPrev = lastPacketPC.valid
240fe211d16SLinJiawei
241fe211d16SLinJiawei  override def toPrintable: Printable = {
2421670d147SLingrui98    p"ftqPC: ${Hexadecimal(ftqPC)} lastPacketPC: ${Hexadecimal(lastPacketPC.bits)} hasLastPrev:$hasLastPrev " +
24348dc7634SLinJiawei      p"rasSp:$rasSp specCnt:$specCnt brmask:${Binary(Cat(br_mask))} rvcmask:${Binary(Cat(rvc_mask))} " +
24448dc7634SLinJiawei      p"valids:${Binary(valids.asUInt())} cfi valid: ${cfiIndex.valid} " +
2458f6a1237SSteve Gou      p"cfi index: ${cfiIndex.bits} isCall:$cfiIsCall isRet:$cfiIsRet isJalr:$cfiIsJalr, isRvc:$cfiIsRVC " +
24648dc7634SLinJiawei      p"mispred:${Binary(Cat(mispred))} target:${Hexadecimal(target)}\n"
247ec778fd0SLingrui98  }
248ec778fd0SLingrui98
2495844fcf0SLinJiawei}
2505844fcf0SLinJiawei
251579b9f28SLinJiawei
2522225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
2532ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
2542ce29ed6SLinJiawei  val typeTagIn = UInt(2.W)
2552ce29ed6SLinJiawei  val typeTagOut = UInt(2.W)
2562ce29ed6SLinJiawei  val fromInt = Bool()
2572ce29ed6SLinJiawei  val wflags = Bool()
2582ce29ed6SLinJiawei  val fpWen = Bool()
2592ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
2602ce29ed6SLinJiawei  val div = Bool()
2612ce29ed6SLinJiawei  val sqrt = Bool()
2622ce29ed6SLinJiawei  val fcvt = Bool()
2632ce29ed6SLinJiawei  val typ = UInt(2.W)
2642ce29ed6SLinJiawei  val fmt = UInt(2.W)
2652ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
266e6c6b64fSLinJiawei  val rm = UInt(3.W)
267579b9f28SLinJiawei}
268579b9f28SLinJiawei
2695844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2702225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
27120e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
27220e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
2739a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2749a2e6b8aSLinJiawei  val fuType = FuType()
2759a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2769a2e6b8aSLinJiawei  val rfWen = Bool()
2779a2e6b8aSLinJiawei  val fpWen = Bool()
2789a2e6b8aSLinJiawei  val isXSTrap = Bool()
2792d366136SLinJiawei  val noSpecExec = Bool() // wait forward
2802d366136SLinJiawei  val blockBackward = Bool() // block backward
28145a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
282db34a189SLinJiawei  val isRVF = Bool()
283c2a8ae00SYikeZhou  val selImm = SelImm()
284b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
285a3edac52SYinan Xu  val commitType = CommitType()
286579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
287aac4464eSYinan Xu  val isMove = Bool()
288be25371aSYikeZhou
289be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
290be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
291be25371aSYikeZhou    val signals =
29220e31bd1SYinan Xu      Seq(srcType(0), srcType(1), srcType(2), fuType, fuOpType, rfWen, fpWen,
293c2a8ae00SYikeZhou        isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
294be25371aSYikeZhou    signals zip decoder map { case (s, d) => s := d }
2954d24c305SYikeZhou    commitType := DontCare
296be25371aSYikeZhou    this
297be25371aSYikeZhou  }
2985844fcf0SLinJiawei}
2995844fcf0SLinJiawei
3002225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
3015844fcf0SLinJiawei  val cf = new CtrlFlow
3025844fcf0SLinJiawei  val ctrl = new CtrlSignals
3035844fcf0SLinJiawei}
3045844fcf0SLinJiawei
3052225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
306aac4464eSYinan Xu  val src1MoveElim = Bool()
307aac4464eSYinan Xu  val src2MoveElim = Bool()
308ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
309ba4100caSYinan Xu  val renameTime = UInt(64.W)
3107cef916fSYinan Xu  val dispatchTime = UInt(64.W)
311ba4100caSYinan Xu  val issueTime = UInt(64.W)
312ba4100caSYinan Xu  val writebackTime = UInt(64.W)
3137cef916fSYinan Xu  // val commitTime = UInt(64.W)
314ba4100caSYinan Xu}
315ba4100caSYinan Xu
31648d1472eSWilliam Wang// Separate LSQ
3172225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
318915c0dd4SYinan Xu  val lqIdx = new LqPtr
3195c1ae31bSYinan Xu  val sqIdx = new SqPtr
32024726fbfSWilliam Wang}
32124726fbfSWilliam Wang
322b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
3232225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
32420e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
32520e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
32620e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
32720e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
32842707b3bSYinan Xu  val roqIdx = new RoqPtr
329fe6452fcSYinan Xu  val lqIdx = new LqPtr
330fe6452fcSYinan Xu  val sqIdx = new SqPtr
331355fcd20SAllen  val diffTestDebugLrScValid = Bool()
3327cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
33383596a03SYinan Xu  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
334a338f247SYinan Xu    (index, rfType) match {
33520e31bd1SYinan Xu      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
33620e31bd1SYinan Xu      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
33720e31bd1SYinan Xu      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
33820e31bd1SYinan Xu      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
33920e31bd1SYinan Xu      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
340a338f247SYinan Xu      case _ => false.B
341a338f247SYinan Xu    }
342a338f247SYinan Xu  }
3435c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
3445c7674feSYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcImm(t) || s === SrcState.rdy })
3455c7674feSYinan Xu  }
3465c7674feSYinan Xu  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
3475c7674feSYinan Xu  def doWriteFpRf: Bool = ctrl.fpWen
3485844fcf0SLinJiawei}
3495844fcf0SLinJiawei
350de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle {
351de169c67SWilliam Wang  val uop = new MicroOp
352de169c67SWilliam Wang  val flag = UInt(1.W)
353de169c67SWilliam Wang}
354de169c67SWilliam Wang
3552225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
35642707b3bSYinan Xu  val roqIdx = new RoqPtr
35736d7aed5SLinJiawei  val ftqIdx = new FtqPtr
35836d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
359bfb958a3SYinan Xu  val level = RedirectLevel()
360bfb958a3SYinan Xu  val interrupt = Bool()
361c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
362bfb958a3SYinan Xu
363de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
364de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
365fe211d16SLinJiawei
3662d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
367bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3682d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
369a25b1bceSLinJiawei}
370a25b1bceSLinJiawei
3712225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
3725c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3735c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3745c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3755844fcf0SLinJiawei}
3765844fcf0SLinJiawei
3772225d46eSJiawei Linclass ReplayPregReq(implicit p: Parameters) extends XSBundle {
37860deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
37960deaca2SLinJiawei  val isInt = Bool()
38060deaca2SLinJiawei  val isFp = Bool()
38160deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3825844fcf0SLinJiawei}
3835844fcf0SLinJiawei
3842225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
38572235fa4SWilliam Wang  val isMMIO = Bool()
3868635f18fSwangkaifan  val isPerfCnt = Bool()
3878b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
388e402d94eSWilliam Wang}
3895844fcf0SLinJiawei
3902225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle {
3915844fcf0SLinJiawei  val uop = new MicroOp
3922bd5334dSYinan Xu  val src = Vec(3, UInt((XLEN + 1).W))
3935844fcf0SLinJiawei}
3945844fcf0SLinJiawei
3952225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle {
3965844fcf0SLinJiawei  val uop = new MicroOp
3979684eb4fSLinJiawei  val data = UInt((XLEN + 1).W)
3987f1506e3SLinJiawei  val fflags = UInt(5.W)
39997cfa7f8SLinJiawei  val redirectValid = Bool()
40097cfa7f8SLinJiawei  val redirect = new Redirect
401e402d94eSWilliam Wang  val debug = new DebugBundle
4025844fcf0SLinJiawei}
4035844fcf0SLinJiawei
4042225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
40535bfeecbSYinan Xu  val mtip = Input(Bool())
40635bfeecbSYinan Xu  val msip = Input(Bool())
40735bfeecbSYinan Xu  val meip = Input(Bool())
4085844fcf0SLinJiawei}
4095844fcf0SLinJiawei
4102225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
41135bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
4123fa7b737SYinan Xu  val isInterrupt = Input(Bool())
41335bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
41435bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
41535bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
41635bfeecbSYinan Xu  val interrupt = Output(Bool())
41735bfeecbSYinan Xu}
41835bfeecbSYinan Xu
4192225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle {
4203a474d38SYinan Xu  val uop = new MicroOp
4213a474d38SYinan Xu  val isInterrupt = Bool()
4223a474d38SYinan Xu}
4233a474d38SYinan Xu
4242225d46eSJiawei Linclass RoqCommitInfo(implicit p: Parameters) extends XSBundle {
425fe6452fcSYinan Xu  val ldest = UInt(5.W)
426fe6452fcSYinan Xu  val rfWen = Bool()
427fe6452fcSYinan Xu  val fpWen = Bool()
428a1fd7de4SLinJiawei  val wflags = Bool()
429fe6452fcSYinan Xu  val commitType = CommitType()
430fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
431fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
432884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
433884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
4345844fcf0SLinJiawei
4359ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
4369ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
437fe6452fcSYinan Xu}
4385844fcf0SLinJiawei
4392225d46eSJiawei Linclass RoqCommitIO(implicit p: Parameters) extends XSBundle {
44021e7a6c5SYinan Xu  val isWalk = Output(Bool())
44121e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
442fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
44321e7a6c5SYinan Xu
44421e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
445fe211d16SLinJiawei
44621e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
4475844fcf0SLinJiawei}
4485844fcf0SLinJiawei
4491b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
45064e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
451037a131fSWilliam Wang  val hit = Bool()
45262f57a35SLemover  val flushState = Bool()
4531b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
454037a131fSWilliam Wang}
455037a131fSWilliam Wang
4562225d46eSJiawei Linclass FrontendToBackendIO(implicit p: Parameters) extends XSBundle {
4575844fcf0SLinJiawei  // to backend end
4585844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
4598a5e9243SLinJiawei  val fetchInfo = DecoupledIO(new FtqEntry)
4605844fcf0SLinJiawei  // from backend
461c778d2afSLinJiawei  val redirect_cfiUpdate = Flipped(ValidIO(new Redirect))
462c778d2afSLinJiawei  val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry))
463fc4776e4SLinJiawei  val ftqEnqPtr = Input(new FtqPtr)
464fc4776e4SLinJiawei  val ftqLeftOne = Input(Bool())
4651e3fad10SLinJiawei}
466fcff7e94SZhangZifei
4672225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
468fcff7e94SZhangZifei  val satp = new Bundle {
469fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
470fcff7e94SZhangZifei    val asid = UInt(16.W)
471fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
472fcff7e94SZhangZifei  }
473fcff7e94SZhangZifei  val priv = new Bundle {
474fcff7e94SZhangZifei    val mxr = Bool()
475fcff7e94SZhangZifei    val sum = Bool()
476fcff7e94SZhangZifei    val imode = UInt(2.W)
477fcff7e94SZhangZifei    val dmode = UInt(2.W)
478fcff7e94SZhangZifei  }
4798fc4e859SZhangZifei
4808fc4e859SZhangZifei  override def toPrintable: Printable = {
4818fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4828fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4838fc4e859SZhangZifei  }
484fcff7e94SZhangZifei}
485fcff7e94SZhangZifei
4862225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
487fcff7e94SZhangZifei  val valid = Bool()
488fcff7e94SZhangZifei  val bits = new Bundle {
489fcff7e94SZhangZifei    val rs1 = Bool()
490fcff7e94SZhangZifei    val rs2 = Bool()
491fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
492fcff7e94SZhangZifei  }
4938fc4e859SZhangZifei
4948fc4e859SZhangZifei  override def toPrintable: Printable = {
4958fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4968fc4e859SZhangZifei  }
497fcff7e94SZhangZifei}
498a165bd69Swangkaifan
499de169c67SWilliam Wang// Bundle for load violation predictor updating
500de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
5012b8b2e7aSWilliam Wang  val valid = Bool()
502de169c67SWilliam Wang
503de169c67SWilliam Wang  // wait table update
504de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
5052b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
506de169c67SWilliam Wang
507de169c67SWilliam Wang  // store set update
508de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
509de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
510de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
5112b8b2e7aSWilliam Wang}
5122b8b2e7aSWilliam Wang
5132225d46eSJiawei Linclass PerfInfoIO extends Bundle {
514b31c62abSwangkaifan  val clean = Input(Bool())
515b31c62abSwangkaifan  val dump = Input(Bool())
516b31c62abSwangkaifan}
5172b8b2e7aSWilliam Wang
5182225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
5192b8b2e7aSWilliam Wang  // Prefetcher
5202b8b2e7aSWilliam Wang  val l1plus_pf_enable = Output(Bool())
5212b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
522f3f22d72SYinan Xu  // Labeled XiangShan
5232b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
524f3f22d72SYinan Xu  // Load violation predictor
5252b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
5262b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
5272b8b2e7aSWilliam Wang  val waittable_timeout = Output(UInt(5.W))
528f3f22d72SYinan Xu  // Branch predictor
5292b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
530f3f22d72SYinan Xu  // Memory Block
531f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
532aac4464eSYinan Xu  // Rename
533aac4464eSYinan Xu  val move_elim_enable = Output(Bool())
5342b8b2e7aSWilliam Wang}
535