11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 642707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 7*2b8b2e7aSWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode, WaitTableParameters} 85c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 9bbfca13aSzoujrimport xiangshan.frontend.PreDecodeInfoForDebug 1066b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 11f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 12*2b8b2e7aSWilliam Wangimport xiangshan.frontend.PreDecodeInfo 13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 14a58f4119SLingrui98import xiangshan.frontend.HasSCParameter 15ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 16f634c609SLingrui98import xiangshan.frontend.GlobalHistory 177447ee13SLingrui98import xiangshan.frontend.RASEntry 18*2b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 19ceaf5e1fSLingrui98import utils._ 20b0ae3ac4SLinJiawei 212fbdb79bSLingrui98import scala.math.max 22d471c5aeSLingrui98import Chisel.experimental.chiselName 23884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr 241e3fad10SLinJiawei 255844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 26*2b8b2e7aSWilliam Wangclass FetchPacket extends XSBundle with WaitTableParameters { 2728958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2828958354Szhanglinjuan val mask = UInt(PredictWidth.W) 294ec80874Szoujr val pdmask = UInt(PredictWidth.W) 3042696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 3142696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 32*2b8b2e7aSWilliam Wang val foldpc = Vec(PredictWidth, UInt(WaitTableAddrWidth.W)) 33a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 345a67e465Szhanglinjuan val ipf = Bool() 357e6acce3Sjinyue110 val acf = Bool() 365a67e465Szhanglinjuan val crossPageIPFFix = Bool() 37744c623cSLingrui98 val pred_taken = UInt(PredictWidth.W) 38744c623cSLingrui98 val ftqPtr = new FtqPtr 391e3fad10SLinJiawei} 401e3fad10SLinJiawei 41627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 423803411bSzhanglinjuan val valid = Bool() 4335fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 44fe211d16SLinJiawei 45627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 463803411bSzhanglinjuan} 473803411bSzhanglinjuan 48627c0a19Szhanglinjuanobject ValidUndirectioned { 49627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 50627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 513803411bSzhanglinjuan } 523803411bSzhanglinjuan} 533803411bSzhanglinjuan 54a58f4119SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasSCParameter { 552fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map { case (_, cb, _) => (1 << cb) - 1 }.reduce(_ + _) 56fe211d16SLinJiawei 572fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map { case (_, cb, _) => 1 << cb }.reduce(_ + _)) 58fe211d16SLinJiawei 592fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal + 1)) + 1 60fe211d16SLinJiawei 612fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 622fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 632fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 642fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 652fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 666b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 672fbdb79bSLingrui98} 682fbdb79bSLingrui98 69f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 70627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 711e7d14a8Szhanglinjuan val altDiffers = Bool() 721e7d14a8Szhanglinjuan val providerU = UInt(2.W) 731e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 74627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 756b98bdcbSLingrui98 val taken = Bool() 762fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 771e7d14a8Szhanglinjuan} 781e7d14a8Szhanglinjuan 79d471c5aeSLingrui98@chiselName 80ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 81ceaf5e1fSLingrui98 // val redirect = Bool() 82ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 83ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 84ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 85ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 86ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 87ceaf5e1fSLingrui98 88576af497SLingrui98 // half RVI could only start at the end of a packet 89576af497SLingrui98 val hasHalfRVI = Bool() 90ceaf5e1fSLingrui98 91d42f3562SLingrui98 def brNotTakens = (~takens & brMask) 92ceaf5e1fSLingrui98 93ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 9444ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i - 1, 0))))) 95fe211d16SLinJiawei 96818ec9f9SLingrui98 // if not taken before the half RVI inst 97576af497SLingrui98 def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth - 2, 0))) 98fe211d16SLinJiawei 99ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 100d42f3562SLingrui98 def jmpIdx = ParallelPriorityEncoder(takens) 101fe211d16SLinJiawei 102ceaf5e1fSLingrui98 // only used when taken 103c0c378b3SLingrui98 def target = { 104c0c378b3SLingrui98 val generator = new PriorityMuxGenerator[UInt] 105d42f3562SLingrui98 generator.register(takens.asBools, targets, List.fill(PredictWidth)(None)) 106c0c378b3SLingrui98 generator() 107c0c378b3SLingrui98 } 108fe211d16SLinJiawei 109d42f3562SLingrui98 def taken = ParallelORR(takens) 110fe211d16SLinJiawei 111d42f3562SLingrui98 def takenOnBr = taken && ParallelPriorityMux(takens, brMask.asBools) 112fe211d16SLinJiawei 113d42f3562SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(takens, sawNotTakenBr), ParallelORR(brNotTakens)) 11466b0d0c3Szhanglinjuan} 11566b0d0c3Szhanglinjuan 11651b2a476Szoujrclass PredictorAnswer extends XSBundle { 117097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 118097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 119097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 12051b2a476Szoujr} 12151b2a476Szoujr 12243ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 12353bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 124e3aeae54SLingrui98 val ubtbHits = Bool() 12553bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 126e3aeae54SLingrui98 val bimCtr = UInt(2.W) 127f226232fSzhanglinjuan val tageMeta = new TageMeta 128f634c609SLingrui98 // for global history 129f226232fSzhanglinjuan 1303a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1313a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1323a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 133ec776fa0SLingrui98 1347d793c5aSzoujr val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor} 1357d793c5aSzoujr 13651b2a476Szoujr val ubtbAns = new PredictorAnswer 13751b2a476Szoujr val btbAns = new PredictorAnswer 13851b2a476Szoujr val tageAns = new PredictorAnswer 13951b2a476Szoujr val rasAns = new PredictorAnswer 14051b2a476Szoujr val loopAns = new PredictorAnswer 14151b2a476Szoujr 142f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 143f634c609SLingrui98 // this.histPtr := histPtr 144f634c609SLingrui98 // this.tageMeta := tageMeta 145f634c609SLingrui98 // this.rasSp := rasSp 146f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 147f634c609SLingrui98 // this.asUInt 148f634c609SLingrui98 // } 149f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 150fe211d16SLinJiawei 151f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 15266b0d0c3Szhanglinjuan} 15366b0d0c3Szhanglinjuan 15404fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 155ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1566215f044SLingrui98 val mask = UInt(PredictWidth.W) 157576af497SLingrui98 val lastHalf = Bool() 1586215f044SLingrui98 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 1596fb61704Szhanglinjuan} 1606fb61704Szhanglinjuan 1617d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter { 162f226232fSzhanglinjuan // from backend 16369cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 164f226232fSzhanglinjuan // frontend -> backend -> frontend 165f226232fSzhanglinjuan val pd = new PreDecodeInfo 1668a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 1672e947747SLinJiawei val rasEntry = new RASEntry 1688a5e9243SLinJiawei val hist = new GlobalHistory 1698a5e9243SLinJiawei val predHist = new GlobalHistory 170f6fc1a05Szoujr val specCnt = Vec(PredictWidth, UInt(10.W)) 171fe3a74fcSYinan Xu // need pipeline update 1722e947747SLinJiawei val sawNotTakenBranch = Bool() 1732e947747SLinJiawei val predTaken = Bool() 174b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1759a2e6b8aSLinJiawei val taken = Bool() 176b2e6921eSLinJiawei val isMisPred = Bool() 177b2e6921eSLinJiawei} 178b2e6921eSLinJiawei 1795844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 180*2b8b2e7aSWilliam Wangclass CtrlFlow extends XSBundle with WaitTableParameters { 1815844fcf0SLinJiawei val instr = UInt(32.W) 1825844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 183*2b8b2e7aSWilliam Wang val foldpc = UInt(WaitTableAddrWidth.W) 184baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1855844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 186faf3cfa9SLinJiawei val pd = new PreDecodeInfo 187cde9280dSLinJiawei val pred_taken = Bool() 188c84054caSLinJiawei val crossPageIPFFix = Bool() 189*2b8b2e7aSWilliam Wang val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated 190884dbb3bSLinJiawei val ftqPtr = new FtqPtr 191884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1925844fcf0SLinJiawei} 1935844fcf0SLinJiawei 1948a5e9243SLinJiaweiclass FtqEntry extends XSBundle { 195ec778fd0SLingrui98 // fetch pc, pc of each inst could be generated by concatenation 1961670d147SLingrui98 val ftqPC = UInt(VAddrBits.W) 1971670d147SLingrui98 val lastPacketPC = ValidUndirectioned(UInt(VAddrBits.W)) 198ec778fd0SLingrui98 // prediction metas 199ec778fd0SLingrui98 val hist = new GlobalHistory 200ec778fd0SLingrui98 val predHist = new GlobalHistory 201ec778fd0SLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 202ec778fd0SLingrui98 val rasTop = new RASEntry() 203744c623cSLingrui98 val specCnt = Vec(PredictWidth, UInt(10.W)) 204ec778fd0SLingrui98 val metas = Vec(PredictWidth, new BpuMeta) 205ec778fd0SLingrui98 206b97160feSLinJiawei val cfiIsCall, cfiIsRet, cfiIsRVC = Bool() 207744c623cSLingrui98 val rvc_mask = Vec(PredictWidth, Bool()) 208b97160feSLinJiawei val br_mask = Vec(PredictWidth, Bool()) 209b97160feSLinJiawei val cfiIndex = ValidUndirectioned(UInt(log2Up(PredictWidth).W)) 210b97160feSLinJiawei val valids = Vec(PredictWidth, Bool()) 211ec778fd0SLingrui98 212c778d2afSLinJiawei // backend update 213c778d2afSLinJiawei val mispred = Vec(PredictWidth, Bool()) 214148ba860SLinJiawei val target = UInt(VAddrBits.W) 215744c623cSLingrui98 2160ca50dbbSzoujr // For perf counters 217bbfca13aSzoujr val pd = Vec(PredictWidth, new PreDecodeInfoForDebug(!env.FPGAPlatform)) 2180ca50dbbSzoujr 219744c623cSLingrui98 def takens = VecInit((0 until PredictWidth).map(i => cfiIndex.valid && cfiIndex.bits === i.U)) 2201670d147SLingrui98 def hasLastPrev = lastPacketPC.valid 221fe211d16SLinJiawei 222fe211d16SLinJiawei override def toPrintable: Printable = { 2231670d147SLingrui98 p"ftqPC: ${Hexadecimal(ftqPC)} lastPacketPC: ${Hexadecimal(lastPacketPC.bits)} hasLastPrev:$hasLastPrev " + 22448dc7634SLinJiawei p"rasSp:$rasSp specCnt:$specCnt brmask:${Binary(Cat(br_mask))} rvcmask:${Binary(Cat(rvc_mask))} " + 22548dc7634SLinJiawei p"valids:${Binary(valids.asUInt())} cfi valid: ${cfiIndex.valid} " + 226fe211d16SLinJiawei p"cfi index: ${cfiIndex.bits} isCall:$cfiIsCall isRet:$cfiIsRet isRvc:$cfiIsRVC " + 22748dc7634SLinJiawei p"mispred:${Binary(Cat(mispred))} target:${Hexadecimal(target)}\n" 228ec778fd0SLingrui98 } 229ec778fd0SLingrui98 2305844fcf0SLinJiawei} 2315844fcf0SLinJiawei 232579b9f28SLinJiawei 233579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle { 2342ce29ed6SLinJiawei val isAddSub = Bool() // swap23 2352ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 2362ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 2372ce29ed6SLinJiawei val fromInt = Bool() 2382ce29ed6SLinJiawei val wflags = Bool() 2392ce29ed6SLinJiawei val fpWen = Bool() 2402ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 2412ce29ed6SLinJiawei val div = Bool() 2422ce29ed6SLinJiawei val sqrt = Bool() 2432ce29ed6SLinJiawei val fcvt = Bool() 2442ce29ed6SLinJiawei val typ = UInt(2.W) 2452ce29ed6SLinJiawei val fmt = UInt(2.W) 2462ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 247e6c6b64fSLinJiawei val rm = UInt(3.W) 248579b9f28SLinJiawei} 249579b9f28SLinJiawei 2505844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 2515844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 2529a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 2539a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 2549a2e6b8aSLinJiawei val ldest = UInt(5.W) 2559a2e6b8aSLinJiawei val fuType = FuType() 2569a2e6b8aSLinJiawei val fuOpType = FuOpType() 2579a2e6b8aSLinJiawei val rfWen = Bool() 2589a2e6b8aSLinJiawei val fpWen = Bool() 2599a2e6b8aSLinJiawei val isXSTrap = Bool() 2602d366136SLinJiawei val noSpecExec = Bool() // wait forward 2612d366136SLinJiawei val blockBackward = Bool() // block backward 26245a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 263db34a189SLinJiawei val isRVF = Bool() 264c2a8ae00SYikeZhou val selImm = SelImm() 265b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 266a3edac52SYinan Xu val commitType = CommitType() 267579b9f28SLinJiawei val fpu = new FPUCtrlSignals 268be25371aSYikeZhou 269be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 270be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 271be25371aSYikeZhou val signals = 2724d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 273c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 274be25371aSYikeZhou signals zip decoder map { case (s, d) => s := d } 2754d24c305SYikeZhou commitType := DontCare 276be25371aSYikeZhou this 277be25371aSYikeZhou } 2785844fcf0SLinJiawei} 2795844fcf0SLinJiawei 2805844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2815844fcf0SLinJiawei val cf = new CtrlFlow 2825844fcf0SLinJiawei val ctrl = new CtrlSignals 2835844fcf0SLinJiawei} 2845844fcf0SLinJiawei 285ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle { 286ba4100caSYinan Xu // val fetchTime = UInt(64.W) 287ba4100caSYinan Xu val renameTime = UInt(64.W) 2887cef916fSYinan Xu val dispatchTime = UInt(64.W) 289ba4100caSYinan Xu val issueTime = UInt(64.W) 290ba4100caSYinan Xu val writebackTime = UInt(64.W) 2917cef916fSYinan Xu // val commitTime = UInt(64.W) 292ba4100caSYinan Xu} 293ba4100caSYinan Xu 29448d1472eSWilliam Wang// Separate LSQ 295fe6452fcSYinan Xuclass LSIdx extends XSBundle { 296915c0dd4SYinan Xu val lqIdx = new LqPtr 2975c1ae31bSYinan Xu val sqIdx = new SqPtr 29824726fbfSWilliam Wang} 29924726fbfSWilliam Wang 300b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 301fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 3029a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 3039a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 30442707b3bSYinan Xu val roqIdx = new RoqPtr 305fe6452fcSYinan Xu val lqIdx = new LqPtr 306fe6452fcSYinan Xu val sqIdx = new SqPtr 307355fcd20SAllen val diffTestDebugLrScValid = Bool() 3087cef916fSYinan Xu val debugInfo = new PerfDebugInfo 3095844fcf0SLinJiawei} 3105844fcf0SLinJiawei 3114d8e0a7fSYinan Xuclass Redirect extends XSBundle { 31242707b3bSYinan Xu val roqIdx = new RoqPtr 31336d7aed5SLinJiawei val ftqIdx = new FtqPtr 31436d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 315bfb958a3SYinan Xu val level = RedirectLevel() 316bfb958a3SYinan Xu val interrupt = Bool() 317c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 318bfb958a3SYinan Xu 319fe211d16SLinJiawei 3202d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 321bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3222d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 323a25b1bceSLinJiawei} 324a25b1bceSLinJiawei 3255844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 3265c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3275c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3285c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3295844fcf0SLinJiawei} 3305844fcf0SLinJiawei 33160deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 33260deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 33360deaca2SLinJiawei val isInt = Bool() 33460deaca2SLinJiawei val isFp = Bool() 33560deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3365844fcf0SLinJiawei} 3375844fcf0SLinJiawei 338e402d94eSWilliam Wangclass DebugBundle extends XSBundle { 33972235fa4SWilliam Wang val isMMIO = Bool() 3408635f18fSwangkaifan val isPerfCnt = Bool() 3418b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 342e402d94eSWilliam Wang} 3435844fcf0SLinJiawei 3445844fcf0SLinJiaweiclass ExuInput extends XSBundle { 3455844fcf0SLinJiawei val uop = new MicroOp 3469684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN + 1).W) 3475844fcf0SLinJiawei} 3485844fcf0SLinJiawei 3495844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 3505844fcf0SLinJiawei val uop = new MicroOp 3519684eb4fSLinJiawei val data = UInt((XLEN + 1).W) 3527f1506e3SLinJiawei val fflags = UInt(5.W) 35397cfa7f8SLinJiawei val redirectValid = Bool() 35497cfa7f8SLinJiawei val redirect = new Redirect 355e402d94eSWilliam Wang val debug = new DebugBundle 3565844fcf0SLinJiawei} 3575844fcf0SLinJiawei 35835bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 35935bfeecbSYinan Xu val mtip = Input(Bool()) 36035bfeecbSYinan Xu val msip = Input(Bool()) 36135bfeecbSYinan Xu val meip = Input(Bool()) 3625844fcf0SLinJiawei} 3635844fcf0SLinJiawei 36435bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 36535bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3663fa7b737SYinan Xu val isInterrupt = Input(Bool()) 36735bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 36835bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 36935bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 37035bfeecbSYinan Xu val interrupt = Output(Bool()) 37135bfeecbSYinan Xu} 37235bfeecbSYinan Xu 3733a474d38SYinan Xuclass ExceptionInfo extends XSBundle { 3743a474d38SYinan Xu val uop = new MicroOp 3753a474d38SYinan Xu val isInterrupt = Bool() 3763a474d38SYinan Xu} 3773a474d38SYinan Xu 378fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 379fe6452fcSYinan Xu val ldest = UInt(5.W) 380fe6452fcSYinan Xu val rfWen = Bool() 381fe6452fcSYinan Xu val fpWen = Bool() 382a1fd7de4SLinJiawei val wflags = Bool() 383fe6452fcSYinan Xu val commitType = CommitType() 384fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 385fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 386884dbb3bSLinJiawei val ftqIdx = new FtqPtr 387884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 3885844fcf0SLinJiawei 3899ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3909ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 391fe6452fcSYinan Xu} 3925844fcf0SLinJiawei 39321e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 39421e7a6c5SYinan Xu val isWalk = Output(Bool()) 39521e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 396fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 39721e7a6c5SYinan Xu 39821e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 399fe211d16SLinJiawei 40021e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 4015844fcf0SLinJiawei} 4025844fcf0SLinJiawei 40342707b3bSYinan Xuclass TlbFeedback extends XSBundle { 40464e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 405037a131fSWilliam Wang val hit = Bool() 406037a131fSWilliam Wang} 407037a131fSWilliam Wang 408e70e66e8SZhangZifeiclass RSFeedback extends TlbFeedback 409e70e66e8SZhangZifei 4105844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 4115844fcf0SLinJiawei // to backend end 4125844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 4138a5e9243SLinJiawei val fetchInfo = DecoupledIO(new FtqEntry) 4145844fcf0SLinJiawei // from backend 415c778d2afSLinJiawei val redirect_cfiUpdate = Flipped(ValidIO(new Redirect)) 416c778d2afSLinJiawei val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry)) 417fc4776e4SLinJiawei val ftqEnqPtr = Input(new FtqPtr) 418fc4776e4SLinJiawei val ftqLeftOne = Input(Bool()) 4191e3fad10SLinJiawei} 420fcff7e94SZhangZifei 421fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 422fcff7e94SZhangZifei val satp = new Bundle { 423fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 424fcff7e94SZhangZifei val asid = UInt(16.W) 425fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 426fcff7e94SZhangZifei } 427fcff7e94SZhangZifei val priv = new Bundle { 428fcff7e94SZhangZifei val mxr = Bool() 429fcff7e94SZhangZifei val sum = Bool() 430fcff7e94SZhangZifei val imode = UInt(2.W) 431fcff7e94SZhangZifei val dmode = UInt(2.W) 432fcff7e94SZhangZifei } 4338fc4e859SZhangZifei 4348fc4e859SZhangZifei override def toPrintable: Printable = { 4358fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4368fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4378fc4e859SZhangZifei } 438fcff7e94SZhangZifei} 439fcff7e94SZhangZifei 440fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 441fcff7e94SZhangZifei val valid = Bool() 442fcff7e94SZhangZifei val bits = new Bundle { 443fcff7e94SZhangZifei val rs1 = Bool() 444fcff7e94SZhangZifei val rs2 = Bool() 445fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 446fcff7e94SZhangZifei } 4478fc4e859SZhangZifei 4488fc4e859SZhangZifei override def toPrintable: Printable = { 4498fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4508fc4e859SZhangZifei } 451fcff7e94SZhangZifei} 452a165bd69Swangkaifan 453*2b8b2e7aSWilliam Wangclass WaitTableUpdateReq extends XSBundle with WaitTableParameters { 454*2b8b2e7aSWilliam Wang val valid = Bool() 455*2b8b2e7aSWilliam Wang val waddr = UInt(WaitTableAddrWidth.W) 456*2b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 457*2b8b2e7aSWilliam Wang} 458*2b8b2e7aSWilliam Wang 459a165bd69Swangkaifanclass DifftestBundle extends XSBundle { 460a165bd69Swangkaifan val fromSbuffer = new Bundle() { 461a165bd69Swangkaifan val sbufferResp = Output(Bool()) 462a165bd69Swangkaifan val sbufferAddr = Output(UInt(64.W)) 463a165bd69Swangkaifan val sbufferData = Output(Vec(64, UInt(8.W))) 464a165bd69Swangkaifan val sbufferMask = Output(UInt(64.W)) 465a165bd69Swangkaifan } 466a165bd69Swangkaifan val fromSQ = new Bundle() { 467a165bd69Swangkaifan val storeCommit = Output(UInt(2.W)) 468a165bd69Swangkaifan val storeAddr = Output(Vec(2, UInt(64.W))) 469a165bd69Swangkaifan val storeData = Output(Vec(2, UInt(64.W))) 470a165bd69Swangkaifan val storeMask = Output(Vec(2, UInt(8.W))) 471a165bd69Swangkaifan } 472a165bd69Swangkaifan val fromXSCore = new Bundle() { 473a165bd69Swangkaifan val r = Output(Vec(64, UInt(XLEN.W))) 474a165bd69Swangkaifan } 475a165bd69Swangkaifan val fromCSR = new Bundle() { 476a165bd69Swangkaifan val intrNO = Output(UInt(64.W)) 477a165bd69Swangkaifan val cause = Output(UInt(64.W)) 478a165bd69Swangkaifan val priviledgeMode = Output(UInt(2.W)) 479a165bd69Swangkaifan val mstatus = Output(UInt(64.W)) 480a165bd69Swangkaifan val sstatus = Output(UInt(64.W)) 481a165bd69Swangkaifan val mepc = Output(UInt(64.W)) 482a165bd69Swangkaifan val sepc = Output(UInt(64.W)) 483a165bd69Swangkaifan val mtval = Output(UInt(64.W)) 484a165bd69Swangkaifan val stval = Output(UInt(64.W)) 485a165bd69Swangkaifan val mtvec = Output(UInt(64.W)) 486a165bd69Swangkaifan val stvec = Output(UInt(64.W)) 487a165bd69Swangkaifan val mcause = Output(UInt(64.W)) 488a165bd69Swangkaifan val scause = Output(UInt(64.W)) 489a165bd69Swangkaifan val satp = Output(UInt(64.W)) 490a165bd69Swangkaifan val mip = Output(UInt(64.W)) 491a165bd69Swangkaifan val mie = Output(UInt(64.W)) 492a165bd69Swangkaifan val mscratch = Output(UInt(64.W)) 493a165bd69Swangkaifan val sscratch = Output(UInt(64.W)) 494a165bd69Swangkaifan val mideleg = Output(UInt(64.W)) 495a165bd69Swangkaifan val medeleg = Output(UInt(64.W)) 496a165bd69Swangkaifan } 497a165bd69Swangkaifan val fromRoq = new Bundle() { 498a165bd69Swangkaifan val commit = Output(UInt(32.W)) 499a165bd69Swangkaifan val thisPC = Output(UInt(XLEN.W)) 500a165bd69Swangkaifan val thisINST = Output(UInt(32.W)) 501a165bd69Swangkaifan val skip = Output(UInt(32.W)) 502a165bd69Swangkaifan val wen = Output(UInt(32.W)) 503a165bd69Swangkaifan val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 504a165bd69Swangkaifan val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6 505a165bd69Swangkaifan val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 50607635e87Swangkaifan val lpaddr = Output(Vec(CommitWidth, UInt(64.W))) 50707635e87Swangkaifan val ltype = Output(Vec(CommitWidth, UInt(32.W))) 50807635e87Swangkaifan val lfu = Output(Vec(CommitWidth, UInt(4.W))) 509a165bd69Swangkaifan val isRVC = Output(UInt(32.W)) 510a165bd69Swangkaifan val scFailed = Output(Bool()) 511a165bd69Swangkaifan } 5128a5bdd64Swangkaifan val fromAtomic = new Bundle() { 5138a5bdd64Swangkaifan val atomicResp = Output(Bool()) 5148a5bdd64Swangkaifan val atomicAddr = Output(UInt(64.W)) 5158a5bdd64Swangkaifan val atomicData = Output(UInt(64.W)) 5168a5bdd64Swangkaifan val atomicMask = Output(UInt(8.W)) 517f97664b3Swangkaifan val atomicFuop = Output(UInt(8.W)) 518f97664b3Swangkaifan val atomicOut = Output(UInt(64.W)) 519f97664b3Swangkaifan } 520f97664b3Swangkaifan val fromPtw = new Bundle() { 521f97664b3Swangkaifan val ptwResp = Output(Bool()) 522f97664b3Swangkaifan val ptwAddr = Output(UInt(64.W)) 523f97664b3Swangkaifan val ptwData = Output(Vec(4, UInt(64.W))) 5248a5bdd64Swangkaifan } 525a165bd69Swangkaifan} 52654bc08adSwangkaifan 52754bc08adSwangkaifanclass TrapIO extends XSBundle { 52854bc08adSwangkaifan val valid = Output(Bool()) 52954bc08adSwangkaifan val code = Output(UInt(3.W)) 53054bc08adSwangkaifan val pc = Output(UInt(VAddrBits.W)) 53154bc08adSwangkaifan val cycleCnt = Output(UInt(XLEN.W)) 53254bc08adSwangkaifan val instrCnt = Output(UInt(XLEN.W)) 53354bc08adSwangkaifan} 534b31c62abSwangkaifan 535b31c62abSwangkaifanclass PerfInfoIO extends XSBundle { 536b31c62abSwangkaifan val clean = Input(Bool()) 537b31c62abSwangkaifan val dump = Input(Bool()) 538b31c62abSwangkaifan} 539*2b8b2e7aSWilliam Wang 540*2b8b2e7aSWilliam Wangclass CustomCSRCtrlIO extends XSBundle { 541*2b8b2e7aSWilliam Wang // Prefetcher 542*2b8b2e7aSWilliam Wang val l1plus_pf_enable = Output(Bool()) 543*2b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 544*2b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 545*2b8b2e7aSWilliam Wang // Load violation predict 546*2b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 547*2b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 548*2b8b2e7aSWilliam Wang val waittable_timeout = Output(UInt(5.W)) 549*2b8b2e7aSWilliam Wang // Branch predicter 550*2b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 551*2b8b2e7aSWilliam Wang}