11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 81e3fad10SLinJiawei 95844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 101e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 111e3fad10SLinJiawei val instrs = Vec(FetchWidth, UInt(32.W)) 12e4698824Szoujr val mask = UInt((FetchWidth*2).W) 131e3fad10SLinJiawei val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group 14fda42022Szhanglinjuan val pnpc = Vec(FetchWidth, UInt(VAddrBits.W)) 1545e96f83Szhanglinjuan val hist = Vec(FetchWidth, UInt(HistoryLength.W)) 16d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 1745e96f83Szhanglinjuan val predCtr = Vec(FetchWidth, UInt(2.W)) 1845e96f83Szhanglinjuan val btbHitWay = Bool() 1945e96f83Szhanglinjuan val tageMeta = Vec(FetchWidth, (new TageMeta)) 2045e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 2145e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 221e3fad10SLinJiawei} 231e3fad10SLinJiawei 243803411bSzhanglinjuan 25627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 263803411bSzhanglinjuan val valid = Bool() 273803411bSzhanglinjuan val bits = gen.asInstanceOf[T] 28627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 293803411bSzhanglinjuan} 303803411bSzhanglinjuan 31627c0a19Szhanglinjuanobject ValidUndirectioned { 32627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 33627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 343803411bSzhanglinjuan } 353803411bSzhanglinjuan} 363803411bSzhanglinjuan 371e7d14a8Szhanglinjuanclass TageMeta extends XSBundle { 38627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 391e7d14a8Szhanglinjuan val altDiffers = Bool() 401e7d14a8Szhanglinjuan val providerU = UInt(2.W) 411e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 42627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 431e7d14a8Szhanglinjuan} 441e7d14a8Szhanglinjuan 45e983e862Szhanglinjuan// Branch prediction result from BPU Stage1 & 3 466fb61704Szhanglinjuanclass BranchPrediction extends XSBundle { 47e983e862Szhanglinjuan val redirect = Bool() 48e983e862Szhanglinjuan 496fb61704Szhanglinjuan // mask off all the instrs after the first redirect instr 506fb61704Szhanglinjuan val instrValid = Vec(FetchWidth, Bool()) 51dff546ecSzhanglinjuan // target of the first redirect instr in a fetch package 526fb61704Szhanglinjuan val target = UInt(VAddrBits.W) 53e983e862Szhanglinjuan 54e983e862Szhanglinjuan // save these info in brq! 55e983e862Szhanglinjuan // global history of each valid(or uncancelled) instruction, excluding branch's own prediction result 56140dcc2eSzhanglinjuan val hist = Vec(FetchWidth, UInt(HistoryLength.W)) 57f95e78ecSzhanglinjuan // victim way when updating btb 58d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 59f95e78ecSzhanglinjuan // 2-bit saturated counter 60f95e78ecSzhanglinjuan val predCtr = Vec(FetchWidth, UInt(2.W)) 61f95e78ecSzhanglinjuan val btbHitWay = Bool() 621e7d14a8Szhanglinjuan // tage meta info 631e7d14a8Szhanglinjuan val tageMeta = Vec(FetchWidth, (new TageMeta)) 64e983e862Szhanglinjuan // ras checkpoint, only used in Stage3 65dff546ecSzhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 66dff546ecSzhanglinjuan val rasTopCtr = UInt(8.W) 676fb61704Szhanglinjuan} 686fb61704Szhanglinjuan 696fb61704Szhanglinjuan// Save predecode info in icache 706fb61704Szhanglinjuanclass Predecode extends XSBundle { 7194947342Szhanglinjuan val mask = UInt(FetchWidth.W) 726fb61704Szhanglinjuan val fuTypes = Vec(FetchWidth, FuType()) 736fb61704Szhanglinjuan val fuOpTypes = Vec(FetchWidth, FuOpType()) 741e3fad10SLinJiawei} 751e3fad10SLinJiawei 765844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 775844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 785844fcf0SLinJiawei val instr = UInt(32.W) 795844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 8045e96f83Szhanglinjuan val fetchOffset = UInt((log2Up(FetchWidth * 4)).W) 81fda42022Szhanglinjuan val pnpc = UInt(VAddrBits.W) 8245e96f83Szhanglinjuan val hist = UInt(HistoryLength.W) 83d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 8445e96f83Szhanglinjuan val btbPredCtr = UInt(2.W) 8545e96f83Szhanglinjuan val btbHitWay = Bool() 8645e96f83Szhanglinjuan val tageMeta = new TageMeta 8745e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 8845e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 895844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 905844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 919a2e6b8aSLinJiawei val isRVC = Bool() 929a2e6b8aSLinJiawei val isBr = Bool() 93c84054caSLinJiawei val crossPageIPFFix = Bool() 945844fcf0SLinJiawei} 955844fcf0SLinJiawei 965844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 975844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 989a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 999a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1009a2e6b8aSLinJiawei val ldest = UInt(5.W) 1019a2e6b8aSLinJiawei val fuType = FuType() 1029a2e6b8aSLinJiawei val fuOpType = FuOpType() 1039a2e6b8aSLinJiawei val rfWen = Bool() 1049a2e6b8aSLinJiawei val fpWen = Bool() 1059a2e6b8aSLinJiawei val isXSTrap = Bool() 1069a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 1079a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 108db34a189SLinJiawei val isRVF = Bool() 109db34a189SLinJiawei val imm = UInt(XLEN.W) 1105844fcf0SLinJiawei} 1115844fcf0SLinJiawei 1125844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1135844fcf0SLinJiawei val cf = new CtrlFlow 1145844fcf0SLinJiawei val ctrl = new CtrlSignals 115bfa4b2b4SLinJiawei val brTag = new BrqPtr 1165844fcf0SLinJiawei} 1175844fcf0SLinJiawei 1185844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage 1195844fcf0SLinJiaweiclass MicroOp extends CfCtrl { 1205844fcf0SLinJiawei 1219a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 1229a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 1235844fcf0SLinJiawei val roqIdx = UInt(RoqIdxWidth.W) 1245844fcf0SLinJiawei} 1255844fcf0SLinJiawei 1261e3fad10SLinJiaweiclass Redirect extends XSBundle { 127fda42022Szhanglinjuan val pc = UInt(VAddrBits.W) // wrongly predicted pc 1281e3fad10SLinJiawei val target = UInt(VAddrBits.W) 12943c072e7Szhanglinjuan val brTarget = UInt(VAddrBits.W) 130bfa4b2b4SLinJiawei val brTag = new BrqPtr 131af280c51Szhanglinjuan val btbType = UInt(2.W) 1322917253cSzhanglinjuan //val isCall = Bool() 133fda42022Szhanglinjuan val taken = Bool() 1346fb61704Szhanglinjuan val hist = UInt(HistoryLength.W) 1351e7d14a8Szhanglinjuan val tageMeta = new TageMeta 136028970c4Szhanglinjuan val fetchIdx = UInt(log2Up(FetchWidth).W) 137d9cb241dSGouLingrui // val btbVictimWay = UInt(log2Up(BtbWays).W) 138f95e78ecSzhanglinjuan val btbPredCtr = UInt(2.W) 139f95e78ecSzhanglinjuan val btbHitWay = Bool() 140cf1c5078Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 141cf1c5078Szhanglinjuan val rasTopCtr = UInt(8.W) 14237fcf7fbSLinJiawei val isException = Bool() 143ab7d3e5fSWilliam Wang val roqIdx = UInt(RoqIdxWidth.W) 1445844fcf0SLinJiawei} 1455844fcf0SLinJiawei 146a25b1bceSLinJiaweiclass RedirectInfo extends XSBundle { 147a25b1bceSLinJiawei 148a25b1bceSLinJiawei val valid = Bool() // a valid commit form brq/roq 149a25b1bceSLinJiawei val misPred = Bool() // a branch miss prediction ? 150a25b1bceSLinJiawei val redirect = new Redirect 151a25b1bceSLinJiawei 152a25b1bceSLinJiawei def flush():Bool = valid && (redirect.isException || misPred) 153a25b1bceSLinJiawei} 154a25b1bceSLinJiawei 1555844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 1565844fcf0SLinJiawei val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 1575844fcf0SLinJiawei val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 1585844fcf0SLinJiawei val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 1595844fcf0SLinJiawei} 1605844fcf0SLinJiawei 161e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 16272235fa4SWilliam Wang val isMMIO = Bool() 163e402d94eSWilliam Wang} 1645844fcf0SLinJiawei 1655844fcf0SLinJiaweiclass ExuInput extends XSBundle { 1665844fcf0SLinJiawei val uop = new MicroOp 1675844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 1685844fcf0SLinJiawei} 1695844fcf0SLinJiawei 1705844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 1715844fcf0SLinJiawei val uop = new MicroOp 1725844fcf0SLinJiawei val data = UInt(XLEN.W) 17397cfa7f8SLinJiawei val redirectValid = Bool() 17497cfa7f8SLinJiawei val redirect = new Redirect 175e402d94eSWilliam Wang val debug = new DebugBundle 1765844fcf0SLinJiawei} 1775844fcf0SLinJiawei 1785844fcf0SLinJiaweiclass ExuIO extends XSBundle { 1795844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 180c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 1815844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 182bf9968b2SYinan Xu // for csr 183bf9968b2SYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 184e402d94eSWilliam Wang // for Lsu 185e402d94eSWilliam Wang val dmem = new SimpleBusUC 1864e1a70f6SWilliam Wang val scommit = Input(UInt(3.W)) 1875844fcf0SLinJiawei} 1885844fcf0SLinJiawei 1895844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 1905844fcf0SLinJiawei val uop = new MicroOp 191296e7422SLinJiawei val isWalk = Bool() 1925844fcf0SLinJiawei} 1935844fcf0SLinJiawei 1945844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 1955844fcf0SLinJiawei // to backend end 1965844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 1975844fcf0SLinJiawei // from backend 198a25b1bceSLinJiawei val redirectInfo = Input(new RedirectInfo) 199*1eeb0919SLinJiawei val inOrderBrInfo = Input(new RedirectInfo) 2001e3fad10SLinJiawei} 201