11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 542707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 62225d46eSJiawei Linimport xiangshan.backend.decode.{ImmUnion, WaitTableParameters, XDecode} 75c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 8bbfca13aSzoujrimport xiangshan.frontend.PreDecodeInfoForDebug 966b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 10f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 112b8b2e7aSWilliam Wangimport xiangshan.frontend.PreDecodeInfo 12f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 13a58f4119SLingrui98import xiangshan.frontend.HasSCParameter 14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 15f634c609SLingrui98import xiangshan.frontend.GlobalHistory 167447ee13SLingrui98import xiangshan.frontend.RASEntry 172b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 18ceaf5e1fSLingrui98import utils._ 19b0ae3ac4SLinJiawei 202fbdb79bSLingrui98import scala.math.max 21d471c5aeSLingrui98import Chisel.experimental.chiselName 222225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 23884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr 241e3fad10SLinJiawei 255844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 262225d46eSJiawei Linclass FetchPacket(implicit p: Parameters) extends XSBundle with WaitTableParameters { 2728958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2828958354Szhanglinjuan val mask = UInt(PredictWidth.W) 294ec80874Szoujr val pdmask = UInt(PredictWidth.W) 3042696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 3142696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 322b8b2e7aSWilliam Wang val foldpc = Vec(PredictWidth, UInt(WaitTableAddrWidth.W)) 33a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 345a67e465Szhanglinjuan val ipf = Bool() 357e6acce3Sjinyue110 val acf = Bool() 365a67e465Szhanglinjuan val crossPageIPFFix = Bool() 37744c623cSLingrui98 val pred_taken = UInt(PredictWidth.W) 38744c623cSLingrui98 val ftqPtr = new FtqPtr 391e3fad10SLinJiawei} 401e3fad10SLinJiawei 41627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 423803411bSzhanglinjuan val valid = Bool() 4335fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 44fe211d16SLinJiawei 45627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 463803411bSzhanglinjuan} 473803411bSzhanglinjuan 48627c0a19Szhanglinjuanobject ValidUndirectioned { 49627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 50627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 513803411bSzhanglinjuan } 523803411bSzhanglinjuan} 533803411bSzhanglinjuan 54*1b7adedcSWilliam Wangobject RSFeedbackType { 55*1b7adedcSWilliam Wang val tlbMiss = 0.U(2.W) 56*1b7adedcSWilliam Wang val mshrFull = 1.U(2.W) 57*1b7adedcSWilliam Wang val dataInvalid = 2.U(2.W) 58*1b7adedcSWilliam Wang 59*1b7adedcSWilliam Wang def apply() = UInt(2.W) 60*1b7adedcSWilliam Wang} 61*1b7adedcSWilliam Wang 622225d46eSJiawei Linclass SCMeta(val useSC: Boolean)(implicit p: Parameters) extends XSBundle with HasSCParameter { 632fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 642fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 652fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 662fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 672fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 682fbdb79bSLingrui98} 692fbdb79bSLingrui98 702225d46eSJiawei Linclass TageMeta(implicit p: Parameters) extends XSBundle with HasTageParameter { 71627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 721e7d14a8Szhanglinjuan val altDiffers = Bool() 731e7d14a8Szhanglinjuan val providerU = UInt(2.W) 741e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 75627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 766b98bdcbSLingrui98 val taken = Bool() 772fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 781e7d14a8Szhanglinjuan} 791e7d14a8Szhanglinjuan 80d471c5aeSLingrui98@chiselName 812225d46eSJiawei Linclass BranchPrediction(implicit p: Parameters) extends XSBundle with HasIFUConst { 82ceaf5e1fSLingrui98 // val redirect = Bool() 83ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 84ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 85ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 86ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 87ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 88ceaf5e1fSLingrui98 89576af497SLingrui98 // half RVI could only start at the end of a packet 90576af497SLingrui98 val hasHalfRVI = Bool() 91ceaf5e1fSLingrui98 92d42f3562SLingrui98 def brNotTakens = (~takens & brMask) 93ceaf5e1fSLingrui98 94ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 9544ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i - 1, 0))))) 96fe211d16SLinJiawei 97818ec9f9SLingrui98 // if not taken before the half RVI inst 98576af497SLingrui98 def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth - 2, 0))) 99fe211d16SLinJiawei 100ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 101d42f3562SLingrui98 def jmpIdx = ParallelPriorityEncoder(takens) 102fe211d16SLinJiawei 103ceaf5e1fSLingrui98 // only used when taken 104c0c378b3SLingrui98 def target = { 105c0c378b3SLingrui98 val generator = new PriorityMuxGenerator[UInt] 106d42f3562SLingrui98 generator.register(takens.asBools, targets, List.fill(PredictWidth)(None)) 107c0c378b3SLingrui98 generator() 108c0c378b3SLingrui98 } 109fe211d16SLinJiawei 110d42f3562SLingrui98 def taken = ParallelORR(takens) 111fe211d16SLinJiawei 112d42f3562SLingrui98 def takenOnBr = taken && ParallelPriorityMux(takens, brMask.asBools) 113fe211d16SLinJiawei 114d42f3562SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(takens, sawNotTakenBr), ParallelORR(brNotTakens)) 11566b0d0c3Szhanglinjuan} 11666b0d0c3Szhanglinjuan 1172225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 118097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 119097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 120097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 12151b2a476Szoujr} 12251b2a476Szoujr 1232225d46eSJiawei Linclass BpuMeta(implicit p: Parameters) extends XSBundle with HasBPUParameter { 12453bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 1258f6a1237SSteve Gou val btbHit = Bool() 126e3aeae54SLingrui98 val bimCtr = UInt(2.W) 127f226232fSzhanglinjuan val tageMeta = new TageMeta 128f634c609SLingrui98 // for global history 129f226232fSzhanglinjuan 1303a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1313a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1323a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 133ec776fa0SLingrui98 1347d793c5aSzoujr val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor} 1357d793c5aSzoujr 1368f6a1237SSteve Gou val ubtbHit = if (BPUDebug) UInt(1.W) else UInt(0.W) 1378f6a1237SSteve Gou 13851b2a476Szoujr val ubtbAns = new PredictorAnswer 13951b2a476Szoujr val btbAns = new PredictorAnswer 14051b2a476Szoujr val tageAns = new PredictorAnswer 14151b2a476Szoujr val rasAns = new PredictorAnswer 14251b2a476Szoujr val loopAns = new PredictorAnswer 14351b2a476Szoujr 144f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 145f634c609SLingrui98 // this.histPtr := histPtr 146f634c609SLingrui98 // this.tageMeta := tageMeta 147f634c609SLingrui98 // this.rasSp := rasSp 148f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 149f634c609SLingrui98 // this.asUInt 150f634c609SLingrui98 // } 151f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 152fe211d16SLinJiawei 153f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 15466b0d0c3Szhanglinjuan} 15566b0d0c3Szhanglinjuan 1562225d46eSJiawei Linclass Predecode(implicit p: Parameters) extends XSBundle with HasIFUConst { 157ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1586215f044SLingrui98 val mask = UInt(PredictWidth.W) 159576af497SLingrui98 val lastHalf = Bool() 1606215f044SLingrui98 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 1616fb61704Szhanglinjuan} 1626fb61704Szhanglinjuan 1632225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 164f226232fSzhanglinjuan // from backend 16569cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 166f226232fSzhanglinjuan // frontend -> backend -> frontend 167f226232fSzhanglinjuan val pd = new PreDecodeInfo 1688a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 1692e947747SLinJiawei val rasEntry = new RASEntry 1708a5e9243SLinJiawei val hist = new GlobalHistory 1718a5e9243SLinJiawei val predHist = new GlobalHistory 172f6fc1a05Szoujr val specCnt = Vec(PredictWidth, UInt(10.W)) 173fe3a74fcSYinan Xu // need pipeline update 1742e947747SLinJiawei val sawNotTakenBranch = Bool() 1752e947747SLinJiawei val predTaken = Bool() 176b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1779a2e6b8aSLinJiawei val taken = Bool() 178b2e6921eSLinJiawei val isMisPred = Bool() 179b2e6921eSLinJiawei} 180b2e6921eSLinJiawei 1815844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 1822225d46eSJiawei Linclass CtrlFlow(implicit p: Parameters) extends XSBundle with WaitTableParameters { 1835844fcf0SLinJiawei val instr = UInt(32.W) 1845844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 1852b8b2e7aSWilliam Wang val foldpc = UInt(WaitTableAddrWidth.W) 186baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1875844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 188faf3cfa9SLinJiawei val pd = new PreDecodeInfo 189cde9280dSLinJiawei val pred_taken = Bool() 190c84054caSLinJiawei val crossPageIPFFix = Bool() 1912b8b2e7aSWilliam Wang val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated 192884dbb3bSLinJiawei val ftqPtr = new FtqPtr 193884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1945844fcf0SLinJiawei} 1955844fcf0SLinJiawei 1962225d46eSJiawei Linclass FtqEntry(implicit p: Parameters) extends XSBundle { 197ec778fd0SLingrui98 // fetch pc, pc of each inst could be generated by concatenation 1981670d147SLingrui98 val ftqPC = UInt(VAddrBits.W) 1991670d147SLingrui98 val lastPacketPC = ValidUndirectioned(UInt(VAddrBits.W)) 200ec778fd0SLingrui98 // prediction metas 201ec778fd0SLingrui98 val hist = new GlobalHistory 202ec778fd0SLingrui98 val predHist = new GlobalHistory 203ec778fd0SLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 204ec778fd0SLingrui98 val rasTop = new RASEntry() 205744c623cSLingrui98 val specCnt = Vec(PredictWidth, UInt(10.W)) 206ec778fd0SLingrui98 val metas = Vec(PredictWidth, new BpuMeta) 207ec778fd0SLingrui98 2088f6a1237SSteve Gou val cfiIsCall, cfiIsRet, cfiIsJalr, cfiIsRVC = Bool() 209744c623cSLingrui98 val rvc_mask = Vec(PredictWidth, Bool()) 210b97160feSLinJiawei val br_mask = Vec(PredictWidth, Bool()) 211b97160feSLinJiawei val cfiIndex = ValidUndirectioned(UInt(log2Up(PredictWidth).W)) 212b97160feSLinJiawei val valids = Vec(PredictWidth, Bool()) 213ec778fd0SLingrui98 214c778d2afSLinJiawei // backend update 215c778d2afSLinJiawei val mispred = Vec(PredictWidth, Bool()) 216148ba860SLinJiawei val target = UInt(VAddrBits.W) 217744c623cSLingrui98 2180ca50dbbSzoujr // For perf counters 219bbfca13aSzoujr val pd = Vec(PredictWidth, new PreDecodeInfoForDebug(!env.FPGAPlatform)) 2200ca50dbbSzoujr 221744c623cSLingrui98 def takens = VecInit((0 until PredictWidth).map(i => cfiIndex.valid && cfiIndex.bits === i.U)) 2221670d147SLingrui98 def hasLastPrev = lastPacketPC.valid 223fe211d16SLinJiawei 224fe211d16SLinJiawei override def toPrintable: Printable = { 2251670d147SLingrui98 p"ftqPC: ${Hexadecimal(ftqPC)} lastPacketPC: ${Hexadecimal(lastPacketPC.bits)} hasLastPrev:$hasLastPrev " + 22648dc7634SLinJiawei p"rasSp:$rasSp specCnt:$specCnt brmask:${Binary(Cat(br_mask))} rvcmask:${Binary(Cat(rvc_mask))} " + 22748dc7634SLinJiawei p"valids:${Binary(valids.asUInt())} cfi valid: ${cfiIndex.valid} " + 2288f6a1237SSteve Gou p"cfi index: ${cfiIndex.bits} isCall:$cfiIsCall isRet:$cfiIsRet isJalr:$cfiIsJalr, isRvc:$cfiIsRVC " + 22948dc7634SLinJiawei p"mispred:${Binary(Cat(mispred))} target:${Hexadecimal(target)}\n" 230ec778fd0SLingrui98 } 231ec778fd0SLingrui98 2325844fcf0SLinJiawei} 2335844fcf0SLinJiawei 234579b9f28SLinJiawei 2352225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 2362ce29ed6SLinJiawei val isAddSub = Bool() // swap23 2372ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 2382ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 2392ce29ed6SLinJiawei val fromInt = Bool() 2402ce29ed6SLinJiawei val wflags = Bool() 2412ce29ed6SLinJiawei val fpWen = Bool() 2422ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 2432ce29ed6SLinJiawei val div = Bool() 2442ce29ed6SLinJiawei val sqrt = Bool() 2452ce29ed6SLinJiawei val fcvt = Bool() 2462ce29ed6SLinJiawei val typ = UInt(2.W) 2472ce29ed6SLinJiawei val fmt = UInt(2.W) 2482ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 249e6c6b64fSLinJiawei val rm = UInt(3.W) 250579b9f28SLinJiawei} 251579b9f28SLinJiawei 2525844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 2532225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 2549a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 2559a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 2569a2e6b8aSLinJiawei val ldest = UInt(5.W) 2579a2e6b8aSLinJiawei val fuType = FuType() 2589a2e6b8aSLinJiawei val fuOpType = FuOpType() 2599a2e6b8aSLinJiawei val rfWen = Bool() 2609a2e6b8aSLinJiawei val fpWen = Bool() 2619a2e6b8aSLinJiawei val isXSTrap = Bool() 2622d366136SLinJiawei val noSpecExec = Bool() // wait forward 2632d366136SLinJiawei val blockBackward = Bool() // block backward 26445a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 265db34a189SLinJiawei val isRVF = Bool() 266c2a8ae00SYikeZhou val selImm = SelImm() 267b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 268a3edac52SYinan Xu val commitType = CommitType() 269579b9f28SLinJiawei val fpu = new FPUCtrlSignals 270aac4464eSYinan Xu val isMove = Bool() 271be25371aSYikeZhou 272be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 273be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 274be25371aSYikeZhou val signals = 2754d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 276c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 277be25371aSYikeZhou signals zip decoder map { case (s, d) => s := d } 2784d24c305SYikeZhou commitType := DontCare 279be25371aSYikeZhou this 280be25371aSYikeZhou } 2815844fcf0SLinJiawei} 2825844fcf0SLinJiawei 2832225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2845844fcf0SLinJiawei val cf = new CtrlFlow 2855844fcf0SLinJiawei val ctrl = new CtrlSignals 2865844fcf0SLinJiawei} 2875844fcf0SLinJiawei 2882225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 289aac4464eSYinan Xu val src1MoveElim = Bool() 290aac4464eSYinan Xu val src2MoveElim = Bool() 291ba4100caSYinan Xu // val fetchTime = UInt(64.W) 292ba4100caSYinan Xu val renameTime = UInt(64.W) 2937cef916fSYinan Xu val dispatchTime = UInt(64.W) 294ba4100caSYinan Xu val issueTime = UInt(64.W) 295ba4100caSYinan Xu val writebackTime = UInt(64.W) 2967cef916fSYinan Xu // val commitTime = UInt(64.W) 297ba4100caSYinan Xu} 298ba4100caSYinan Xu 29948d1472eSWilliam Wang// Separate LSQ 3002225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 301915c0dd4SYinan Xu val lqIdx = new LqPtr 3025c1ae31bSYinan Xu val sqIdx = new SqPtr 30324726fbfSWilliam Wang} 30424726fbfSWilliam Wang 305b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 3062225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 3079a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 3089a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 30942707b3bSYinan Xu val roqIdx = new RoqPtr 310fe6452fcSYinan Xu val lqIdx = new LqPtr 311fe6452fcSYinan Xu val sqIdx = new SqPtr 312355fcd20SAllen val diffTestDebugLrScValid = Bool() 3137cef916fSYinan Xu val debugInfo = new PerfDebugInfo 31483596a03SYinan Xu def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 315a338f247SYinan Xu (index, rfType) match { 31683596a03SYinan Xu case (0, 0) => ctrl.src1Type === SrcType.reg && ctrl.lsrc1 =/= 0.U && (src1State === SrcState.rdy || ignoreState.B) 31783596a03SYinan Xu case (1, 0) => ctrl.src2Type === SrcType.reg && ctrl.lsrc2 =/= 0.U && (src2State === SrcState.rdy || ignoreState.B) 31883596a03SYinan Xu case (0, 1) => ctrl.src1Type === SrcType.fp && (src1State === SrcState.rdy || ignoreState.B) 31983596a03SYinan Xu case (1, 1) => ctrl.src2Type === SrcType.fp && (src2State === SrcState.rdy || ignoreState.B) 32083596a03SYinan Xu case (2, 1) => ctrl.src3Type === SrcType.fp && (src3State === SrcState.rdy || ignoreState.B) 321a338f247SYinan Xu case _ => false.B 322a338f247SYinan Xu } 323a338f247SYinan Xu } 3245844fcf0SLinJiawei} 3255844fcf0SLinJiawei 3262225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 32742707b3bSYinan Xu val roqIdx = new RoqPtr 32836d7aed5SLinJiawei val ftqIdx = new FtqPtr 32936d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 330bfb958a3SYinan Xu val level = RedirectLevel() 331bfb958a3SYinan Xu val interrupt = Bool() 332c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 333bfb958a3SYinan Xu 334fe211d16SLinJiawei 3352d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 336bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3372d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 338a25b1bceSLinJiawei} 339a25b1bceSLinJiawei 3402225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3415c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3425c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3435c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3445844fcf0SLinJiawei} 3455844fcf0SLinJiawei 3462225d46eSJiawei Linclass ReplayPregReq(implicit p: Parameters) extends XSBundle { 34760deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 34860deaca2SLinJiawei val isInt = Bool() 34960deaca2SLinJiawei val isFp = Bool() 35060deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3515844fcf0SLinJiawei} 3525844fcf0SLinJiawei 3532225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 35472235fa4SWilliam Wang val isMMIO = Bool() 3558635f18fSwangkaifan val isPerfCnt = Bool() 3568b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 357e402d94eSWilliam Wang} 3585844fcf0SLinJiawei 3592225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle { 3605844fcf0SLinJiawei val uop = new MicroOp 3619684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN + 1).W) 3625844fcf0SLinJiawei} 3635844fcf0SLinJiawei 3642225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle { 3655844fcf0SLinJiawei val uop = new MicroOp 3669684eb4fSLinJiawei val data = UInt((XLEN + 1).W) 3677f1506e3SLinJiawei val fflags = UInt(5.W) 36897cfa7f8SLinJiawei val redirectValid = Bool() 36997cfa7f8SLinJiawei val redirect = new Redirect 370e402d94eSWilliam Wang val debug = new DebugBundle 3715844fcf0SLinJiawei} 3725844fcf0SLinJiawei 3732225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 37435bfeecbSYinan Xu val mtip = Input(Bool()) 37535bfeecbSYinan Xu val msip = Input(Bool()) 37635bfeecbSYinan Xu val meip = Input(Bool()) 3775844fcf0SLinJiawei} 3785844fcf0SLinJiawei 3792225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 38035bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3813fa7b737SYinan Xu val isInterrupt = Input(Bool()) 38235bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38335bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38435bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 38535bfeecbSYinan Xu val interrupt = Output(Bool()) 38635bfeecbSYinan Xu} 38735bfeecbSYinan Xu 3882225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle { 3893a474d38SYinan Xu val uop = new MicroOp 3903a474d38SYinan Xu val isInterrupt = Bool() 3913a474d38SYinan Xu} 3923a474d38SYinan Xu 3932225d46eSJiawei Linclass RoqCommitInfo(implicit p: Parameters) extends XSBundle { 394fe6452fcSYinan Xu val ldest = UInt(5.W) 395fe6452fcSYinan Xu val rfWen = Bool() 396fe6452fcSYinan Xu val fpWen = Bool() 397a1fd7de4SLinJiawei val wflags = Bool() 398fe6452fcSYinan Xu val commitType = CommitType() 399fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 400fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 401884dbb3bSLinJiawei val ftqIdx = new FtqPtr 402884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 4035844fcf0SLinJiawei 4049ecac1e8SYinan Xu // these should be optimized for synthesis verilog 4059ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 406fe6452fcSYinan Xu} 4075844fcf0SLinJiawei 4082225d46eSJiawei Linclass RoqCommitIO(implicit p: Parameters) extends XSBundle { 40921e7a6c5SYinan Xu val isWalk = Output(Bool()) 41021e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 411fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 41221e7a6c5SYinan Xu 41321e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 414fe211d16SLinJiawei 41521e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 4165844fcf0SLinJiawei} 4175844fcf0SLinJiawei 418*1b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 41964e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 420037a131fSWilliam Wang val hit = Bool() 42162f57a35SLemover val flushState = Bool() 422*1b7adedcSWilliam Wang val sourceType = RSFeedbackType() 423037a131fSWilliam Wang} 424037a131fSWilliam Wang 4252225d46eSJiawei Linclass FrontendToBackendIO(implicit p: Parameters) extends XSBundle { 4265844fcf0SLinJiawei // to backend end 4275844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 4288a5e9243SLinJiawei val fetchInfo = DecoupledIO(new FtqEntry) 4295844fcf0SLinJiawei // from backend 430c778d2afSLinJiawei val redirect_cfiUpdate = Flipped(ValidIO(new Redirect)) 431c778d2afSLinJiawei val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry)) 432fc4776e4SLinJiawei val ftqEnqPtr = Input(new FtqPtr) 433fc4776e4SLinJiawei val ftqLeftOne = Input(Bool()) 4341e3fad10SLinJiawei} 435fcff7e94SZhangZifei 4362225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 437fcff7e94SZhangZifei val satp = new Bundle { 438fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 439fcff7e94SZhangZifei val asid = UInt(16.W) 440fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 441fcff7e94SZhangZifei } 442fcff7e94SZhangZifei val priv = new Bundle { 443fcff7e94SZhangZifei val mxr = Bool() 444fcff7e94SZhangZifei val sum = Bool() 445fcff7e94SZhangZifei val imode = UInt(2.W) 446fcff7e94SZhangZifei val dmode = UInt(2.W) 447fcff7e94SZhangZifei } 4488fc4e859SZhangZifei 4498fc4e859SZhangZifei override def toPrintable: Printable = { 4508fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4518fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4528fc4e859SZhangZifei } 453fcff7e94SZhangZifei} 454fcff7e94SZhangZifei 4552225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 456fcff7e94SZhangZifei val valid = Bool() 457fcff7e94SZhangZifei val bits = new Bundle { 458fcff7e94SZhangZifei val rs1 = Bool() 459fcff7e94SZhangZifei val rs2 = Bool() 460fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 461fcff7e94SZhangZifei } 4628fc4e859SZhangZifei 4638fc4e859SZhangZifei override def toPrintable: Printable = { 4648fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4658fc4e859SZhangZifei } 466fcff7e94SZhangZifei} 467a165bd69Swangkaifan 4682225d46eSJiawei Linclass WaitTableUpdateReq(implicit p: Parameters) extends XSBundle with WaitTableParameters { 4692b8b2e7aSWilliam Wang val valid = Bool() 4702b8b2e7aSWilliam Wang val waddr = UInt(WaitTableAddrWidth.W) 4712b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 4722b8b2e7aSWilliam Wang} 4732b8b2e7aSWilliam Wang 4742225d46eSJiawei Linclass PerfInfoIO extends Bundle { 475b31c62abSwangkaifan val clean = Input(Bool()) 476b31c62abSwangkaifan val dump = Input(Bool()) 477b31c62abSwangkaifan} 4782b8b2e7aSWilliam Wang 4792225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4802b8b2e7aSWilliam Wang // Prefetcher 4812b8b2e7aSWilliam Wang val l1plus_pf_enable = Output(Bool()) 4822b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 483f3f22d72SYinan Xu // Labeled XiangShan 4842b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 485f3f22d72SYinan Xu // Load violation predictor 4862b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4872b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 4882b8b2e7aSWilliam Wang val waittable_timeout = Output(UInt(5.W)) 489f3f22d72SYinan Xu // Branch predictor 4902b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 491f3f22d72SYinan Xu // Memory Block 492f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 493aac4464eSYinan Xu // Rename 494aac4464eSYinan Xu val move_elim_enable = Output(Bool()) 4952b8b2e7aSWilliam Wang} 496