xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 14a6653f0776b7a6d1316bf110ae043430065279)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
2142707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
252b8b2e7aSWilliam Wangimport xiangshan.frontend.PreDecodeInfo
263c02c6c7Szoujr// import xiangshan.frontend.HasTageParameter
273c02c6c7Szoujr// import xiangshan.frontend.HasSCParameter
28f06ca0bfSLingrui98import xiangshan.frontend.HasBPUParameter
29f634c609SLingrui98import xiangshan.frontend.GlobalHistory
307447ee13SLingrui98import xiangshan.frontend.RASEntry
312b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
32e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
33e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
34f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
35ceaf5e1fSLingrui98import utils._
36b0ae3ac4SLinJiawei
372fbdb79bSLingrui98import scala.math.max
38d471c5aeSLingrui98import Chisel.experimental.chiselName
392225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
40*14a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
411e3fad10SLinJiawei
425844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
43de169c67SWilliam Wangclass FetchPacket(implicit p: Parameters) extends XSBundle {
4428958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
4528958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
464ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
4742696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
4842696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
49de169c67SWilliam Wang  val foldpc = Vec(PredictWidth, UInt(MemPredPCWidth.W))
50a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
515a67e465Szhanglinjuan  val ipf = Bool()
527e6acce3Sjinyue110  val acf = Bool()
535a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
54744c623cSLingrui98  val pred_taken = UInt(PredictWidth.W)
55744c623cSLingrui98  val ftqPtr = new FtqPtr
561e3fad10SLinJiawei}
571e3fad10SLinJiawei
58627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
593803411bSzhanglinjuan  val valid = Bool()
6035fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
61fe211d16SLinJiawei
62627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
633803411bSzhanglinjuan}
643803411bSzhanglinjuan
65627c0a19Szhanglinjuanobject ValidUndirectioned {
66627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
67627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
683803411bSzhanglinjuan  }
693803411bSzhanglinjuan}
703803411bSzhanglinjuan
711b7adedcSWilliam Wangobject RSFeedbackType {
721b7adedcSWilliam Wang  val tlbMiss = 0.U(2.W)
731b7adedcSWilliam Wang  val mshrFull = 1.U(2.W)
741b7adedcSWilliam Wang  val dataInvalid = 2.U(2.W)
751b7adedcSWilliam Wang
761b7adedcSWilliam Wang  def apply() = UInt(2.W)
771b7adedcSWilliam Wang}
781b7adedcSWilliam Wang
793c02c6c7Szoujr// class SCMeta(val useSC: Boolean)(implicit p: Parameters) extends XSBundle with HasSCParameter {
803c02c6c7Szoujr//   val tageTaken = if (useSC) Bool() else UInt(0.W)
813c02c6c7Szoujr//   val scUsed = if (useSC) Bool() else UInt(0.W)
823c02c6c7Szoujr//   val scPred = if (useSC) Bool() else UInt(0.W)
833c02c6c7Szoujr//   // Suppose ctrbits of all tables are identical
843c02c6c7Szoujr//   val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
853c02c6c7Szoujr// }
862fbdb79bSLingrui98
873c02c6c7Szoujr// class TageMeta(implicit p: Parameters) extends XSBundle with HasTageParameter {
883c02c6c7Szoujr//   val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
893c02c6c7Szoujr//   val altDiffers = Bool()
903c02c6c7Szoujr//   val providerU = UInt(2.W)
913c02c6c7Szoujr//   val providerCtr = UInt(3.W)
923c02c6c7Szoujr//   val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
933c02c6c7Szoujr//   val taken = Bool()
943c02c6c7Szoujr//   val scMeta = new SCMeta(EnableSC)
953c02c6c7Szoujr// }
961e7d14a8Szhanglinjuan
972225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
98097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
99097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
100097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
10151b2a476Szoujr}
10251b2a476Szoujr
103f06ca0bfSLingrui98// class BpuMeta(implicit p: Parameters) extends XSBundle with HasBPUParameter {
104f06ca0bfSLingrui98//   val btbWriteWay = UInt(log2Up(BtbWays).W)
105f06ca0bfSLingrui98//   val btbHit = Bool()
106f06ca0bfSLingrui98//   val bimCtr = UInt(2.W)
107f06ca0bfSLingrui98//   // val tageMeta = new TageMeta
108f06ca0bfSLingrui98//   // for global history
109f226232fSzhanglinjuan
110f06ca0bfSLingrui98//   val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
111f06ca0bfSLingrui98//   val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
112f06ca0bfSLingrui98//   val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
113ec776fa0SLingrui98
114f06ca0bfSLingrui98//   val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
1157d793c5aSzoujr
116f06ca0bfSLingrui98//   val ubtbHit = if (BPUDebug) UInt(1.W) else UInt(0.W)
1178f6a1237SSteve Gou
118f06ca0bfSLingrui98//   val ubtbAns = new PredictorAnswer
119f06ca0bfSLingrui98//   val btbAns = new PredictorAnswer
120f06ca0bfSLingrui98//   val tageAns = new PredictorAnswer
121f06ca0bfSLingrui98//   val rasAns = new PredictorAnswer
122f06ca0bfSLingrui98//   val loopAns = new PredictorAnswer
12351b2a476Szoujr
124f06ca0bfSLingrui98//   // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
125f06ca0bfSLingrui98//   //   this.histPtr := histPtr
126f06ca0bfSLingrui98//   //   this.tageMeta := tageMeta
127f06ca0bfSLingrui98//   //   this.rasSp := rasSp
128f06ca0bfSLingrui98//   //   this.rasTopCtr := rasTopCtr
129f06ca0bfSLingrui98//   //   this.asUInt
130f06ca0bfSLingrui98//   // }
131f06ca0bfSLingrui98//   def size = 0.U.asTypeOf(this).getWidth
132f06ca0bfSLingrui98
133f06ca0bfSLingrui98//   def fromUInt(x: UInt) = x.asTypeOf(this)
134f634c609SLingrui98// }
1356fb61704Szhanglinjuan
1362225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
137f226232fSzhanglinjuan  // from backend
13869cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
139f226232fSzhanglinjuan  // frontend -> backend -> frontend
140f226232fSzhanglinjuan  val pd = new PreDecodeInfo
1418a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
1422e947747SLinJiawei  val rasEntry = new RASEntry
1438a5e9243SLinJiawei  val hist = new GlobalHistory
144e690b0d3SLingrui98  val phist = UInt(PathHistoryLength.W)
1458a5e9243SLinJiawei  val predHist = new GlobalHistory
146e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
1475df4db2aSLingrui98  val phNewBit = Bool()
148fe3a74fcSYinan Xu  // need pipeline update
1498a597714Szoujr  val br_hit = Bool()
1502e947747SLinJiawei  val predTaken = Bool()
151b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1529a2e6b8aSLinJiawei  val taken = Bool()
153b2e6921eSLinJiawei  val isMisPred = Bool()
154d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
155d0527adfSzoujr  val addIntoHist = Bool()
156*14a6653fSLingrui98
157*14a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
158*14a6653fSLingrui98    this.hist := entry.ghist
159*14a6653fSLingrui98    this.phist := entry.phist
160*14a6653fSLingrui98    this.phNewBit := entry.phNewBit
161*14a6653fSLingrui98    this.rasSp := entry.rasSp
162*14a6653fSLingrui98    this.rasEntry := entry.rasEntry
163*14a6653fSLingrui98    this.specCnt := entry.specCnt
164*14a6653fSLingrui98    this
165*14a6653fSLingrui98  }
166b2e6921eSLinJiawei}
167b2e6921eSLinJiawei
1685844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
169de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1705844fcf0SLinJiawei  val instr = UInt(32.W)
1715844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
172de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
173baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1745844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
175faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
176cde9280dSLinJiawei  val pred_taken = Bool()
177c84054caSLinJiawei  val crossPageIPFFix = Bool()
178de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
1792b8b2e7aSWilliam Wang  val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated
180de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
181884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
182884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1835844fcf0SLinJiawei}
1845844fcf0SLinJiawei
1852225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1862ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
1872ce29ed6SLinJiawei  val typeTagIn = UInt(2.W)
1882ce29ed6SLinJiawei  val typeTagOut = UInt(2.W)
1892ce29ed6SLinJiawei  val fromInt = Bool()
1902ce29ed6SLinJiawei  val wflags = Bool()
1912ce29ed6SLinJiawei  val fpWen = Bool()
1922ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1932ce29ed6SLinJiawei  val div = Bool()
1942ce29ed6SLinJiawei  val sqrt = Bool()
1952ce29ed6SLinJiawei  val fcvt = Bool()
1962ce29ed6SLinJiawei  val typ = UInt(2.W)
1972ce29ed6SLinJiawei  val fmt = UInt(2.W)
1982ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
199e6c6b64fSLinJiawei  val rm = UInt(3.W)
200579b9f28SLinJiawei}
201579b9f28SLinJiawei
2025844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2032225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
20420e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
20520e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
2069a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2079a2e6b8aSLinJiawei  val fuType = FuType()
2089a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2099a2e6b8aSLinJiawei  val rfWen = Bool()
2109a2e6b8aSLinJiawei  val fpWen = Bool()
2119a2e6b8aSLinJiawei  val isXSTrap = Bool()
2122d366136SLinJiawei  val noSpecExec = Bool() // wait forward
2132d366136SLinJiawei  val blockBackward = Bool() // block backward
21445a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
215db34a189SLinJiawei  val isRVF = Bool()
216c2a8ae00SYikeZhou  val selImm = SelImm()
217b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
218a3edac52SYinan Xu  val commitType = CommitType()
219579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
220aac4464eSYinan Xu  val isMove = Bool()
221be25371aSYikeZhou
222be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
223be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
224be25371aSYikeZhou    val signals =
22520e31bd1SYinan Xu      Seq(srcType(0), srcType(1), srcType(2), fuType, fuOpType, rfWen, fpWen,
226c2a8ae00SYikeZhou        isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
227be25371aSYikeZhou    signals zip decoder map { case (s, d) => s := d }
2284d24c305SYikeZhou    commitType := DontCare
229be25371aSYikeZhou    this
230be25371aSYikeZhou  }
2315844fcf0SLinJiawei}
2325844fcf0SLinJiawei
2332225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2345844fcf0SLinJiawei  val cf = new CtrlFlow
2355844fcf0SLinJiawei  val ctrl = new CtrlSignals
2365844fcf0SLinJiawei}
2375844fcf0SLinJiawei
2382225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
239aac4464eSYinan Xu  val src1MoveElim = Bool()
240aac4464eSYinan Xu  val src2MoveElim = Bool()
241ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
242ba4100caSYinan Xu  val renameTime = UInt(64.W)
2437cef916fSYinan Xu  val dispatchTime = UInt(64.W)
244ba4100caSYinan Xu  val issueTime = UInt(64.W)
245ba4100caSYinan Xu  val writebackTime = UInt(64.W)
2467cef916fSYinan Xu  // val commitTime = UInt(64.W)
247ba4100caSYinan Xu}
248ba4100caSYinan Xu
24948d1472eSWilliam Wang// Separate LSQ
2502225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
251915c0dd4SYinan Xu  val lqIdx = new LqPtr
2525c1ae31bSYinan Xu  val sqIdx = new SqPtr
25324726fbfSWilliam Wang}
25424726fbfSWilliam Wang
255b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2562225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
25720e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
25820e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
25920e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
26020e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
26142707b3bSYinan Xu  val roqIdx = new RoqPtr
262fe6452fcSYinan Xu  val lqIdx = new LqPtr
263fe6452fcSYinan Xu  val sqIdx = new SqPtr
264355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2657cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
26683596a03SYinan Xu  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
267a338f247SYinan Xu    (index, rfType) match {
26820e31bd1SYinan Xu      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
26920e31bd1SYinan Xu      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
27020e31bd1SYinan Xu      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
27120e31bd1SYinan Xu      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
27220e31bd1SYinan Xu      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
273a338f247SYinan Xu      case _ => false.B
274a338f247SYinan Xu    }
275a338f247SYinan Xu  }
2765c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
2775c7674feSYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcImm(t) || s === SrcState.rdy })
2785c7674feSYinan Xu  }
2795c7674feSYinan Xu  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
2805c7674feSYinan Xu  def doWriteFpRf: Bool = ctrl.fpWen
2815844fcf0SLinJiawei}
2825844fcf0SLinJiawei
283de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle {
284de169c67SWilliam Wang  val uop = new MicroOp
285de169c67SWilliam Wang  val flag = UInt(1.W)
286de169c67SWilliam Wang}
287de169c67SWilliam Wang
2882225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
28942707b3bSYinan Xu  val roqIdx = new RoqPtr
29036d7aed5SLinJiawei  val ftqIdx = new FtqPtr
29136d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
292bfb958a3SYinan Xu  val level = RedirectLevel()
293bfb958a3SYinan Xu  val interrupt = Bool()
294c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
295bfb958a3SYinan Xu
296de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
297de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
298fe211d16SLinJiawei
2992d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
300bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3012d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
302a25b1bceSLinJiawei}
303a25b1bceSLinJiawei
3042225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
3055c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3065c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3075c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3085844fcf0SLinJiawei}
3095844fcf0SLinJiawei
3102225d46eSJiawei Linclass ReplayPregReq(implicit p: Parameters) extends XSBundle {
31160deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
31260deaca2SLinJiawei  val isInt = Bool()
31360deaca2SLinJiawei  val isFp = Bool()
31460deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3155844fcf0SLinJiawei}
3165844fcf0SLinJiawei
3172225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
31872235fa4SWilliam Wang  val isMMIO = Bool()
3198635f18fSwangkaifan  val isPerfCnt = Bool()
3208b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
321e402d94eSWilliam Wang}
3225844fcf0SLinJiawei
3232225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle {
3245844fcf0SLinJiawei  val uop = new MicroOp
3252bd5334dSYinan Xu  val src = Vec(3, UInt((XLEN + 1).W))
3265844fcf0SLinJiawei}
3275844fcf0SLinJiawei
3282225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle {
3295844fcf0SLinJiawei  val uop = new MicroOp
3309684eb4fSLinJiawei  val data = UInt((XLEN + 1).W)
3317f1506e3SLinJiawei  val fflags = UInt(5.W)
33297cfa7f8SLinJiawei  val redirectValid = Bool()
33397cfa7f8SLinJiawei  val redirect = new Redirect
334e402d94eSWilliam Wang  val debug = new DebugBundle
3355844fcf0SLinJiawei}
3365844fcf0SLinJiawei
3372225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
33835bfeecbSYinan Xu  val mtip = Input(Bool())
33935bfeecbSYinan Xu  val msip = Input(Bool())
34035bfeecbSYinan Xu  val meip = Input(Bool())
3415844fcf0SLinJiawei}
3425844fcf0SLinJiawei
3432225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
34435bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3453fa7b737SYinan Xu  val isInterrupt = Input(Bool())
34635bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
34735bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
34835bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
34935bfeecbSYinan Xu  val interrupt = Output(Bool())
35035bfeecbSYinan Xu}
35135bfeecbSYinan Xu
3522225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle {
3533a474d38SYinan Xu  val uop = new MicroOp
3543a474d38SYinan Xu  val isInterrupt = Bool()
3553a474d38SYinan Xu}
3563a474d38SYinan Xu
3572225d46eSJiawei Linclass RoqCommitInfo(implicit p: Parameters) extends XSBundle {
358fe6452fcSYinan Xu  val ldest = UInt(5.W)
359fe6452fcSYinan Xu  val rfWen = Bool()
360fe6452fcSYinan Xu  val fpWen = Bool()
361a1fd7de4SLinJiawei  val wflags = Bool()
362fe6452fcSYinan Xu  val commitType = CommitType()
363fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
364fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
365884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
366884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
3675844fcf0SLinJiawei
3689ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3699ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
370fe6452fcSYinan Xu}
3715844fcf0SLinJiawei
3722225d46eSJiawei Linclass RoqCommitIO(implicit p: Parameters) extends XSBundle {
37321e7a6c5SYinan Xu  val isWalk = Output(Bool())
37421e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
375fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
37621e7a6c5SYinan Xu
37721e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
378fe211d16SLinJiawei
37921e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3805844fcf0SLinJiawei}
3815844fcf0SLinJiawei
3821b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
38364e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
384037a131fSWilliam Wang  val hit = Bool()
38562f57a35SLemover  val flushState = Bool()
3861b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
387037a131fSWilliam Wang}
388037a131fSWilliam Wang
389f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
3905844fcf0SLinJiawei  // to backend end
3915844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
392f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
3935844fcf0SLinJiawei  // from backend
394f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
3951e3fad10SLinJiawei}
396fcff7e94SZhangZifei
3972225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
398fcff7e94SZhangZifei  val satp = new Bundle {
399fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
400fcff7e94SZhangZifei    val asid = UInt(16.W)
401fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
402fcff7e94SZhangZifei  }
403fcff7e94SZhangZifei  val priv = new Bundle {
404fcff7e94SZhangZifei    val mxr = Bool()
405fcff7e94SZhangZifei    val sum = Bool()
406fcff7e94SZhangZifei    val imode = UInt(2.W)
407fcff7e94SZhangZifei    val dmode = UInt(2.W)
408fcff7e94SZhangZifei  }
4098fc4e859SZhangZifei
4108fc4e859SZhangZifei  override def toPrintable: Printable = {
4118fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4128fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4138fc4e859SZhangZifei  }
414fcff7e94SZhangZifei}
415fcff7e94SZhangZifei
4162225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
417fcff7e94SZhangZifei  val valid = Bool()
418fcff7e94SZhangZifei  val bits = new Bundle {
419fcff7e94SZhangZifei    val rs1 = Bool()
420fcff7e94SZhangZifei    val rs2 = Bool()
421fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
422fcff7e94SZhangZifei  }
4238fc4e859SZhangZifei
4248fc4e859SZhangZifei  override def toPrintable: Printable = {
4258fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4268fc4e859SZhangZifei  }
427fcff7e94SZhangZifei}
428a165bd69Swangkaifan
429de169c67SWilliam Wang// Bundle for load violation predictor updating
430de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
4312b8b2e7aSWilliam Wang  val valid = Bool()
432de169c67SWilliam Wang
433de169c67SWilliam Wang  // wait table update
434de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
4352b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
436de169c67SWilliam Wang
437de169c67SWilliam Wang  // store set update
438de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
439de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
440de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
4412b8b2e7aSWilliam Wang}
4422b8b2e7aSWilliam Wang
4432225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
4442b8b2e7aSWilliam Wang  // Prefetcher
4452b8b2e7aSWilliam Wang  val l1plus_pf_enable = Output(Bool())
4462b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
447f3f22d72SYinan Xu  // Labeled XiangShan
4482b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
449f3f22d72SYinan Xu  // Load violation predictor
4502b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
4512b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
4522b8b2e7aSWilliam Wang  val waittable_timeout = Output(UInt(5.W))
453f3f22d72SYinan Xu  // Branch predictor
4542b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
455f3f22d72SYinan Xu  // Memory Block
456f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
457aac4464eSYinan Xu  // Rename
458aac4464eSYinan Xu  val move_elim_enable = Output(Bool())
4592b8b2e7aSWilliam Wang}
460