xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 0f94ebec2b6b03b9f10f43b9eee59eece74a8375)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
866b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
9f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
101e3fad10SLinJiawei
115844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
121e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
1328958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
1428958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
1542696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
1642696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
1728958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
18a428082bSLinJiawei  val brInfo = Vec(PredictWidth, new BranchInfo)
19a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
205a67e465Szhanglinjuan  val ipf = Bool()
215a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
22*0f94ebecSzoujr  val predTaken = Bool()
231e3fad10SLinJiawei}
241e3fad10SLinJiawei
25627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
263803411bSzhanglinjuan  val valid = Bool()
2735fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
28627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
293803411bSzhanglinjuan}
303803411bSzhanglinjuan
31627c0a19Szhanglinjuanobject ValidUndirectioned {
32627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
33627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
343803411bSzhanglinjuan  }
353803411bSzhanglinjuan}
363803411bSzhanglinjuan
371e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
3858c523f4SLingrui98  def TageNTables = 6
39627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
401e7d14a8Szhanglinjuan  val altDiffers = Bool()
411e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
421e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
43627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
441e7d14a8Szhanglinjuan}
451e7d14a8Szhanglinjuan
466fb61704Szhanglinjuanclass BranchPrediction extends XSBundle {
47e983e862Szhanglinjuan  val redirect = Bool()
48e3aeae54SLingrui98  val taken = Bool()
4966b0d0c3Szhanglinjuan  val jmpIdx = UInt(log2Up(PredictWidth).W)
50e3aeae54SLingrui98  val hasNotTakenBrs = Bool()
516fb61704Szhanglinjuan  val target = UInt(VAddrBits.W)
5266b0d0c3Szhanglinjuan  val saveHalfRVI = Bool()
536fb61704Szhanglinjuan}
546fb61704Szhanglinjuan
55f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter {
5653bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
57e3aeae54SLingrui98  val ubtbHits = Bool()
5853bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
59035fad39SGouLingrui  val btbHitJal = Bool()
60e3aeae54SLingrui98  val bimCtr = UInt(2.W)
6166b0d0c3Szhanglinjuan  val histPtr = UInt(log2Up(ExtHistoryLength).W)
6245e96f83Szhanglinjuan  val tageMeta = new TageMeta
6345e96f83Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
6445e96f83Szhanglinjuan  val rasTopCtr = UInt(8.W)
65ed809609Sjinyue110  val rasToqAddr = UInt(VAddrBits.W)
66c5ed092cSLingrui98  val fetchIdx = UInt(log2Up(PredictWidth).W)
67f226232fSzhanglinjuan
68f00290d7SLingrui98  val debug_ubtb_cycle = if (BPUDebug) UInt(64.W) else UInt(0.W)
69f00290d7SLingrui98  val debug_btb_cycle  = if (BPUDebug) UInt(64.W) else UInt(0.W)
70f00290d7SLingrui98  val debug_tage_cycle = if (BPUDebug) UInt(64.W) else UInt(0.W)
71f226232fSzhanglinjuan
72f226232fSzhanglinjuan  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
73f226232fSzhanglinjuan    this.histPtr := histPtr
74f226232fSzhanglinjuan    this.tageMeta := tageMeta
75f226232fSzhanglinjuan    this.rasSp := rasSp
7680d2974bSLingrui98    this.rasTopCtr := rasTopCtr
77f226232fSzhanglinjuan    this.asUInt
78f226232fSzhanglinjuan  }
79f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
80f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
8166b0d0c3Szhanglinjuan}
8266b0d0c3Szhanglinjuan
835844fcf0SLinJiaweiclass Predecode extends XSBundle {
84e9199ec7Szhanglinjuan  val isFetchpcEqualFirstpc = Bool()
852f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
8666b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
875844fcf0SLinJiawei}
885844fcf0SLinJiawei
89b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle {
90f226232fSzhanglinjuan  // from backend
9169cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
92608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
9369cafcc9SLingrui98  val target = UInt(VAddrBits.W)
94b2e6921eSLinJiawei  val brTarget = UInt(VAddrBits.W)
95b2e6921eSLinJiawei  val taken = Bool()
96b2e6921eSLinJiawei  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
97b2e6921eSLinJiawei  val isMisPred = Bool()
98f226232fSzhanglinjuan
99f226232fSzhanglinjuan  // frontend -> backend -> frontend
100f226232fSzhanglinjuan  val pd = new PreDecodeInfo
101f226232fSzhanglinjuan  val brInfo = new BranchInfo
102b2e6921eSLinJiawei}
103b2e6921eSLinJiawei
104b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer
105b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle {
106b2e6921eSLinJiawei  val instr = UInt(32.W)
107b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
108b2e6921eSLinJiawei  val exceptionVec = Vec(16, Bool())
109b2e6921eSLinJiawei  val intrVec = Vec(12, Bool())
110b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
111c84054caSLinJiawei  val crossPageIPFFix = Bool()
1125844fcf0SLinJiawei}
1135844fcf0SLinJiawei
1145844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1155844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1169a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1179a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1189a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1199a2e6b8aSLinJiawei  val fuType = FuType()
1209a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1219a2e6b8aSLinJiawei  val rfWen = Bool()
1229a2e6b8aSLinJiawei  val fpWen = Bool()
1239a2e6b8aSLinJiawei  val isXSTrap = Bool()
1249a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
1259a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
12645a56a29SZhangZifei  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
127db34a189SLinJiawei  val isRVF = Bool()
128db34a189SLinJiawei  val imm = UInt(XLEN.W)
129a3edac52SYinan Xu  val commitType = CommitType()
1305844fcf0SLinJiawei}
1315844fcf0SLinJiawei
1325844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
1335844fcf0SLinJiawei  val cf = new CtrlFlow
1345844fcf0SLinJiawei  val ctrl = new CtrlSignals
135bfa4b2b4SLinJiawei  val brTag = new BrqPtr
1365844fcf0SLinJiawei}
1375844fcf0SLinJiawei
138b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter =>
139b2e6921eSLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
140054d37b6SLinJiawei
141054d37b6SLinJiawei  def isAfter(thatIdx: UInt): Bool = {
142054d37b6SLinJiawei    Mux(
143054d37b6SLinJiawei      this.roqIdx.head(1) === thatIdx.head(1),
144054d37b6SLinJiawei      this.roqIdx.tail(1) > thatIdx.tail(1),
145054d37b6SLinJiawei      this.roqIdx.tail(1) < thatIdx.tail(1)
146b2e6921eSLinJiawei    )
147b2e6921eSLinJiawei  }
148054d37b6SLinJiawei
149152e2ceaSLinJiawei  def isAfter[ T<: HasRoqIdx ](that: T): Bool = {
150152e2ceaSLinJiawei    isAfter(that.roqIdx)
151152e2ceaSLinJiawei  }
152152e2ceaSLinJiawei
153054d37b6SLinJiawei  def needFlush(redirect: Valid[Redirect]): Bool = {
154be4f8987SZhangZifei    redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe || this.isAfter(redirect.bits.roqIdx)) // TODO: need check by JiaWei
155054d37b6SLinJiawei  }
156b2e6921eSLinJiawei}
1575844fcf0SLinJiawei
158b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
159b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx {
1609a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1619a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
162c105c2d3SYinan Xu  val lsroqIdx = UInt(LsroqIdxWidth.W)
163355fcd20SAllen  val diffTestDebugLrScValid = Bool()
1645844fcf0SLinJiawei}
1655844fcf0SLinJiawei
166b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx {
16737fcf7fbSLinJiawei  val isException = Bool()
168b2e6921eSLinJiawei  val isMisPred = Bool()
169b2e6921eSLinJiawei  val isReplay = Bool()
17045a56a29SZhangZifei  val isFlushPipe = Bool()
171b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
172b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
173b2e6921eSLinJiawei  val brTag = new BrqPtr
174a25b1bceSLinJiawei}
175a25b1bceSLinJiawei
1765844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1775c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
1785c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
1795c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
1805844fcf0SLinJiawei}
1815844fcf0SLinJiawei
18260deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
18360deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
18460deaca2SLinJiawei  val isInt = Bool()
18560deaca2SLinJiawei  val isFp = Bool()
18660deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
18760deaca2SLinJiawei}
18860deaca2SLinJiawei
189e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
19072235fa4SWilliam Wang  val isMMIO = Bool()
191e402d94eSWilliam Wang}
1925844fcf0SLinJiawei
1935844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1945844fcf0SLinJiawei  val uop = new MicroOp
1955844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1965844fcf0SLinJiawei}
1975844fcf0SLinJiawei
1985844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1995844fcf0SLinJiawei  val uop = new MicroOp
2005844fcf0SLinJiawei  val data = UInt(XLEN.W)
20197cfa7f8SLinJiawei  val redirectValid = Bool()
20297cfa7f8SLinJiawei  val redirect = new Redirect
203b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
204e402d94eSWilliam Wang  val debug = new DebugBundle
2055844fcf0SLinJiawei}
2065844fcf0SLinJiawei
2075844fcf0SLinJiaweiclass ExuIO extends XSBundle {
2085844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
209c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
2105844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
211bf9968b2SYinan Xu  // for csr
212bf9968b2SYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
213e402d94eSWilliam Wang  // for Lsu
214e402d94eSWilliam Wang  val dmem = new SimpleBusUC
21511915f69SWilliam Wang  val mcommit = Input(UInt(3.W))
2165844fcf0SLinJiawei}
2175844fcf0SLinJiawei
2185844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
2195844fcf0SLinJiawei  val uop = new MicroOp
220296e7422SLinJiawei  val isWalk = Bool()
2215844fcf0SLinJiawei}
2225844fcf0SLinJiawei
223037a131fSWilliam Wangclass TlbFeedback extends XSBundle with HasRoqIdx{
224037a131fSWilliam Wang  val hit = Bool()
225037a131fSWilliam Wang}
226037a131fSWilliam Wang
2275844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
2285844fcf0SLinJiawei  // to backend end
2295844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
2305844fcf0SLinJiawei  // from backend
231b2e6921eSLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
232b2e6921eSLinJiawei  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
233b2e6921eSLinJiawei  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
2341e3fad10SLinJiawei}
235fcff7e94SZhangZifei
236fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
237fcff7e94SZhangZifei  val satp = new Bundle {
238fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
239fcff7e94SZhangZifei    val asid = UInt(16.W)
240fcff7e94SZhangZifei    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
241fcff7e94SZhangZifei  }
242fcff7e94SZhangZifei  val priv = new Bundle {
243fcff7e94SZhangZifei    val mxr = Bool()
244fcff7e94SZhangZifei    val sum = Bool()
245fcff7e94SZhangZifei    val imode = UInt(2.W)
246fcff7e94SZhangZifei    val dmode = UInt(2.W)
247fcff7e94SZhangZifei  }
2488fc4e859SZhangZifei
2498fc4e859SZhangZifei  override def toPrintable: Printable = {
2508fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
2518fc4e859SZhangZifei    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
2528fc4e859SZhangZifei  }
253fcff7e94SZhangZifei}
254fcff7e94SZhangZifei
255fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
256fcff7e94SZhangZifei  val valid = Bool()
257fcff7e94SZhangZifei  val bits = new Bundle {
258fcff7e94SZhangZifei    val rs1 = Bool()
259fcff7e94SZhangZifei    val rs2 = Bool()
260fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
261fcff7e94SZhangZifei  }
2628fc4e859SZhangZifei
2638fc4e859SZhangZifei  override def toPrintable: Printable = {
2648fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
2658fc4e859SZhangZifei  }
266fcff7e94SZhangZifei}
267