xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 0ca50dbb214d6b78c078514443151a2056f981c3)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm
642707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
7b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.{ImmUnion, XDecode}
85c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
966b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
10f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
11f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter
12a58f4119SLingrui98import xiangshan.frontend.HasSCParameter
13ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
14f634c609SLingrui98import xiangshan.frontend.GlobalHistory
157447ee13SLingrui98import xiangshan.frontend.RASEntry
16ceaf5e1fSLingrui98import utils._
17b0ae3ac4SLinJiawei
182fbdb79bSLingrui98import scala.math.max
19d471c5aeSLingrui98import Chisel.experimental.chiselName
20884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr
211e3fad10SLinJiawei
225844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
231e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
2428958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
2528958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
264ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
2742696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
2842696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
29a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
305a67e465Szhanglinjuan  val ipf = Bool()
317e6acce3Sjinyue110  val acf = Bool()
325a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
33744c623cSLingrui98  val pred_taken = UInt(PredictWidth.W)
34744c623cSLingrui98  val ftqPtr = new FtqPtr
351e3fad10SLinJiawei}
361e3fad10SLinJiawei
37627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
383803411bSzhanglinjuan  val valid = Bool()
3935fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
40fe211d16SLinJiawei
41627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
423803411bSzhanglinjuan}
433803411bSzhanglinjuan
44627c0a19Szhanglinjuanobject ValidUndirectioned {
45627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
46627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
473803411bSzhanglinjuan  }
483803411bSzhanglinjuan}
493803411bSzhanglinjuan
50a58f4119SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasSCParameter {
512fbdb79bSLingrui98  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map { case (_, cb, _) => (1 << cb) - 1 }.reduce(_ + _)
52fe211d16SLinJiawei
532fbdb79bSLingrui98  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map { case (_, cb, _) => 1 << cb }.reduce(_ + _))
54fe211d16SLinJiawei
552fbdb79bSLingrui98  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal + 1)) + 1
56fe211d16SLinJiawei
572fbdb79bSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
582fbdb79bSLingrui98  val scUsed = if (useSC) Bool() else UInt(0.W)
592fbdb79bSLingrui98  val scPred = if (useSC) Bool() else UInt(0.W)
602fbdb79bSLingrui98  // Suppose ctrbits of all tables are identical
612fbdb79bSLingrui98  val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
626b98bdcbSLingrui98  val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
632fbdb79bSLingrui98}
642fbdb79bSLingrui98
65f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter {
66627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
671e7d14a8Szhanglinjuan  val altDiffers = Bool()
681e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
691e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
70627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
716b98bdcbSLingrui98  val taken = Bool()
722fbdb79bSLingrui98  val scMeta = new SCMeta(EnableSC)
731e7d14a8Szhanglinjuan}
741e7d14a8Szhanglinjuan
75d471c5aeSLingrui98@chiselName
76ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst {
77ceaf5e1fSLingrui98  // val redirect = Bool()
78ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
79ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
80ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
81ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
82ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
83ceaf5e1fSLingrui98
84576af497SLingrui98  // half RVI could only start at the end of a packet
85576af497SLingrui98  val hasHalfRVI = Bool()
86ceaf5e1fSLingrui98
87d42f3562SLingrui98  def brNotTakens = (~takens & brMask)
88ceaf5e1fSLingrui98
89ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
9044ff7871SLingrui98    (if (i == 0) false.B else ParallelORR(brNotTakens(i - 1, 0)))))
91fe211d16SLinJiawei
92818ec9f9SLingrui98  // if not taken before the half RVI inst
93576af497SLingrui98  def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth - 2, 0)))
94fe211d16SLinJiawei
95ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
96d42f3562SLingrui98  def jmpIdx = ParallelPriorityEncoder(takens)
97fe211d16SLinJiawei
98ceaf5e1fSLingrui98  // only used when taken
99c0c378b3SLingrui98  def target = {
100c0c378b3SLingrui98    val generator = new PriorityMuxGenerator[UInt]
101d42f3562SLingrui98    generator.register(takens.asBools, targets, List.fill(PredictWidth)(None))
102c0c378b3SLingrui98    generator()
103c0c378b3SLingrui98  }
104fe211d16SLinJiawei
105d42f3562SLingrui98  def taken = ParallelORR(takens)
106fe211d16SLinJiawei
107d42f3562SLingrui98  def takenOnBr = taken && ParallelPriorityMux(takens, brMask.asBools)
108fe211d16SLinJiawei
109d42f3562SLingrui98  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(takens, sawNotTakenBr), ParallelORR(brNotTakens))
11066b0d0c3Szhanglinjuan}
11166b0d0c3Szhanglinjuan
11251b2a476Szoujrclass PredictorAnswer extends XSBundle {
113097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
114097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
115097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
11651b2a476Szoujr}
11751b2a476Szoujr
11843ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter {
11953bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
120e3aeae54SLingrui98  val ubtbHits = Bool()
12153bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
122e3aeae54SLingrui98  val bimCtr = UInt(2.W)
123f226232fSzhanglinjuan  val tageMeta = new TageMeta
124f634c609SLingrui98  // for global history
125f226232fSzhanglinjuan
1263a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1273a48285bSGouLingrui  val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1283a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
129ec776fa0SLingrui98
1307d793c5aSzoujr  val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
1317d793c5aSzoujr
13251b2a476Szoujr  val ubtbAns = new PredictorAnswer
13351b2a476Szoujr  val btbAns = new PredictorAnswer
13451b2a476Szoujr  val tageAns = new PredictorAnswer
13551b2a476Szoujr  val rasAns = new PredictorAnswer
13651b2a476Szoujr  val loopAns = new PredictorAnswer
13751b2a476Szoujr
138f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
139f634c609SLingrui98  //   this.histPtr := histPtr
140f634c609SLingrui98  //   this.tageMeta := tageMeta
141f634c609SLingrui98  //   this.rasSp := rasSp
142f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
143f634c609SLingrui98  //   this.asUInt
144f634c609SLingrui98  // }
145f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
146fe211d16SLinJiawei
147f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
14866b0d0c3Szhanglinjuan}
14966b0d0c3Szhanglinjuan
15004fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst {
151ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1526215f044SLingrui98  val mask = UInt(PredictWidth.W)
153576af497SLingrui98  val lastHalf = Bool()
1546215f044SLingrui98  val pd = Vec(PredictWidth, (new PreDecodeInfo))
1556fb61704Szhanglinjuan}
1566fb61704Szhanglinjuan
1577d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter {
158f226232fSzhanglinjuan  // from backend
15969cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
160f226232fSzhanglinjuan  // frontend -> backend -> frontend
161f226232fSzhanglinjuan  val pd = new PreDecodeInfo
1628a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
1632e947747SLinJiawei  val rasEntry = new RASEntry
1648a5e9243SLinJiawei  val hist = new GlobalHistory
1658a5e9243SLinJiawei  val predHist = new GlobalHistory
166f6fc1a05Szoujr  val specCnt = Vec(PredictWidth, UInt(10.W))
167fe3a74fcSYinan Xu  // need pipeline update
1682e947747SLinJiawei  val sawNotTakenBranch = Bool()
1692e947747SLinJiawei  val predTaken = Bool()
170b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1719a2e6b8aSLinJiawei  val taken = Bool()
172b2e6921eSLinJiawei  val isMisPred = Bool()
173b2e6921eSLinJiawei}
174b2e6921eSLinJiawei
1755844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
1765844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
1775844fcf0SLinJiawei  val instr = UInt(32.W)
1785844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
179baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1805844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
181faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
182cde9280dSLinJiawei  val pred_taken = Bool()
183c84054caSLinJiawei  val crossPageIPFFix = Bool()
184884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
185884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1865844fcf0SLinJiawei}
1875844fcf0SLinJiawei
1888a5e9243SLinJiaweiclass FtqEntry extends XSBundle {
189ec778fd0SLingrui98  // fetch pc, pc of each inst could be generated by concatenation
1901670d147SLingrui98  val ftqPC = UInt(VAddrBits.W)
1911670d147SLingrui98  val lastPacketPC = ValidUndirectioned(UInt(VAddrBits.W))
192ec778fd0SLingrui98  // prediction metas
193ec778fd0SLingrui98  val hist = new GlobalHistory
194ec778fd0SLingrui98  val predHist = new GlobalHistory
195ec778fd0SLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
196ec778fd0SLingrui98  val rasTop = new RASEntry()
197744c623cSLingrui98  val specCnt = Vec(PredictWidth, UInt(10.W))
198ec778fd0SLingrui98  val metas = Vec(PredictWidth, new BpuMeta)
199ec778fd0SLingrui98
200b97160feSLinJiawei  val cfiIsCall, cfiIsRet, cfiIsRVC = Bool()
201744c623cSLingrui98  val rvc_mask = Vec(PredictWidth, Bool())
202b97160feSLinJiawei  val br_mask = Vec(PredictWidth, Bool())
203b97160feSLinJiawei  val cfiIndex = ValidUndirectioned(UInt(log2Up(PredictWidth).W))
204b97160feSLinJiawei  val valids = Vec(PredictWidth, Bool())
205ec778fd0SLingrui98
206c778d2afSLinJiawei  // backend update
207c778d2afSLinJiawei  val mispred = Vec(PredictWidth, Bool())
208148ba860SLinJiawei  val target = UInt(VAddrBits.W)
209744c623cSLingrui98
210*0ca50dbbSzoujr  // For perf counters
211*0ca50dbbSzoujr  val pd = Vec(PredictWidth, new PreDecodeInfo)
212*0ca50dbbSzoujr
213744c623cSLingrui98  def takens = VecInit((0 until PredictWidth).map(i => cfiIndex.valid && cfiIndex.bits === i.U))
2141670d147SLingrui98  def hasLastPrev = lastPacketPC.valid
215fe211d16SLinJiawei
216fe211d16SLinJiawei  override def toPrintable: Printable = {
2171670d147SLingrui98    p"ftqPC: ${Hexadecimal(ftqPC)} lastPacketPC: ${Hexadecimal(lastPacketPC.bits)} hasLastPrev:$hasLastPrev " +
21848dc7634SLinJiawei      p"rasSp:$rasSp specCnt:$specCnt brmask:${Binary(Cat(br_mask))} rvcmask:${Binary(Cat(rvc_mask))} " +
21948dc7634SLinJiawei      p"valids:${Binary(valids.asUInt())} cfi valid: ${cfiIndex.valid} " +
220fe211d16SLinJiawei      p"cfi index: ${cfiIndex.bits} isCall:$cfiIsCall isRet:$cfiIsRet isRvc:$cfiIsRVC " +
22148dc7634SLinJiawei      p"mispred:${Binary(Cat(mispred))} target:${Hexadecimal(target)}\n"
222ec778fd0SLingrui98  }
223ec778fd0SLingrui98
2245844fcf0SLinJiawei}
2255844fcf0SLinJiawei
226579b9f28SLinJiawei
227579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle {
2282ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
2292ce29ed6SLinJiawei  val typeTagIn = UInt(2.W)
2302ce29ed6SLinJiawei  val typeTagOut = UInt(2.W)
2312ce29ed6SLinJiawei  val fromInt = Bool()
2322ce29ed6SLinJiawei  val wflags = Bool()
2332ce29ed6SLinJiawei  val fpWen = Bool()
2342ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
2352ce29ed6SLinJiawei  val div = Bool()
2362ce29ed6SLinJiawei  val sqrt = Bool()
2372ce29ed6SLinJiawei  val fcvt = Bool()
2382ce29ed6SLinJiawei  val typ = UInt(2.W)
2392ce29ed6SLinJiawei  val fmt = UInt(2.W)
2402ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
241e6c6b64fSLinJiawei  val rm = UInt(3.W)
242579b9f28SLinJiawei}
243579b9f28SLinJiawei
2445844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2455844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
2469a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
2479a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
2489a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2499a2e6b8aSLinJiawei  val fuType = FuType()
2509a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2519a2e6b8aSLinJiawei  val rfWen = Bool()
2529a2e6b8aSLinJiawei  val fpWen = Bool()
2539a2e6b8aSLinJiawei  val isXSTrap = Bool()
2542d366136SLinJiawei  val noSpecExec = Bool() // wait forward
2552d366136SLinJiawei  val blockBackward = Bool() // block backward
25645a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
257db34a189SLinJiawei  val isRVF = Bool()
258c2a8ae00SYikeZhou  val selImm = SelImm()
259b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
260a3edac52SYinan Xu  val commitType = CommitType()
261579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
262be25371aSYikeZhou
263be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
264be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
265be25371aSYikeZhou    val signals =
2664d24c305SYikeZhou      Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen,
267c2a8ae00SYikeZhou        isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
268be25371aSYikeZhou    signals zip decoder map { case (s, d) => s := d }
2694d24c305SYikeZhou    commitType := DontCare
270be25371aSYikeZhou    this
271be25371aSYikeZhou  }
2725844fcf0SLinJiawei}
2735844fcf0SLinJiawei
2745844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
2755844fcf0SLinJiawei  val cf = new CtrlFlow
2765844fcf0SLinJiawei  val ctrl = new CtrlSignals
2775844fcf0SLinJiawei}
2785844fcf0SLinJiawei
279ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle {
280ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
281ba4100caSYinan Xu  val renameTime = UInt(64.W)
2827cef916fSYinan Xu  val dispatchTime = UInt(64.W)
283ba4100caSYinan Xu  val issueTime = UInt(64.W)
284ba4100caSYinan Xu  val writebackTime = UInt(64.W)
2857cef916fSYinan Xu  // val commitTime = UInt(64.W)
286ba4100caSYinan Xu}
287ba4100caSYinan Xu
28848d1472eSWilliam Wang// Separate LSQ
289fe6452fcSYinan Xuclass LSIdx extends XSBundle {
290915c0dd4SYinan Xu  val lqIdx = new LqPtr
2915c1ae31bSYinan Xu  val sqIdx = new SqPtr
29224726fbfSWilliam Wang}
29324726fbfSWilliam Wang
294b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
295fe6452fcSYinan Xuclass MicroOp extends CfCtrl {
2969a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
2979a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
29842707b3bSYinan Xu  val roqIdx = new RoqPtr
299fe6452fcSYinan Xu  val lqIdx = new LqPtr
300fe6452fcSYinan Xu  val sqIdx = new SqPtr
301355fcd20SAllen  val diffTestDebugLrScValid = Bool()
3027cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
3035844fcf0SLinJiawei}
3045844fcf0SLinJiawei
3054d8e0a7fSYinan Xuclass Redirect extends XSBundle {
30642707b3bSYinan Xu  val roqIdx = new RoqPtr
30736d7aed5SLinJiawei  val ftqIdx = new FtqPtr
30836d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
309bfb958a3SYinan Xu  val level = RedirectLevel()
310bfb958a3SYinan Xu  val interrupt = Bool()
311c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
312bfb958a3SYinan Xu
313fe211d16SLinJiawei
3142d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
315bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3162d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
317a25b1bceSLinJiawei}
318a25b1bceSLinJiawei
3195844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
3205c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3215c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3225c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3235844fcf0SLinJiawei}
3245844fcf0SLinJiawei
32560deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
32660deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
32760deaca2SLinJiawei  val isInt = Bool()
32860deaca2SLinJiawei  val isFp = Bool()
32960deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3305844fcf0SLinJiawei}
3315844fcf0SLinJiawei
332e402d94eSWilliam Wangclass DebugBundle extends XSBundle {
33372235fa4SWilliam Wang  val isMMIO = Bool()
3348635f18fSwangkaifan  val isPerfCnt = Bool()
3358b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
336e402d94eSWilliam Wang}
3375844fcf0SLinJiawei
3385844fcf0SLinJiaweiclass ExuInput extends XSBundle {
3395844fcf0SLinJiawei  val uop = new MicroOp
3409684eb4fSLinJiawei  val src1, src2, src3 = UInt((XLEN + 1).W)
3415844fcf0SLinJiawei}
3425844fcf0SLinJiawei
3435844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
3445844fcf0SLinJiawei  val uop = new MicroOp
3459684eb4fSLinJiawei  val data = UInt((XLEN + 1).W)
3467f1506e3SLinJiawei  val fflags = UInt(5.W)
34797cfa7f8SLinJiawei  val redirectValid = Bool()
34897cfa7f8SLinJiawei  val redirect = new Redirect
349e402d94eSWilliam Wang  val debug = new DebugBundle
3505844fcf0SLinJiawei}
3515844fcf0SLinJiawei
35235bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle {
35335bfeecbSYinan Xu  val mtip = Input(Bool())
35435bfeecbSYinan Xu  val msip = Input(Bool())
35535bfeecbSYinan Xu  val meip = Input(Bool())
3565844fcf0SLinJiawei}
3575844fcf0SLinJiawei
35835bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle {
35935bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3603fa7b737SYinan Xu  val isInterrupt = Input(Bool())
36135bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
36235bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
36335bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
36435bfeecbSYinan Xu  val interrupt = Output(Bool())
36535bfeecbSYinan Xu}
36635bfeecbSYinan Xu
3673a474d38SYinan Xuclass ExceptionInfo extends XSBundle {
3683a474d38SYinan Xu  val uop = new MicroOp
3693a474d38SYinan Xu  val isInterrupt = Bool()
3703a474d38SYinan Xu}
3713a474d38SYinan Xu
372fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle {
373fe6452fcSYinan Xu  val ldest = UInt(5.W)
374fe6452fcSYinan Xu  val rfWen = Bool()
375fe6452fcSYinan Xu  val fpWen = Bool()
376a1fd7de4SLinJiawei  val wflags = Bool()
377fe6452fcSYinan Xu  val commitType = CommitType()
378fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
379fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
380884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
381884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
3825844fcf0SLinJiawei
383*0ca50dbbSzoujr  // For perf counters
384*0ca50dbbSzoujr  val pd = new PreDecodeInfo
385*0ca50dbbSzoujr
3869ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3879ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
388fe6452fcSYinan Xu}
3895844fcf0SLinJiawei
39021e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle {
39121e7a6c5SYinan Xu  val isWalk = Output(Bool())
39221e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
393fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
39421e7a6c5SYinan Xu
39521e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
396fe211d16SLinJiawei
39721e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3985844fcf0SLinJiawei}
3995844fcf0SLinJiawei
40042707b3bSYinan Xuclass TlbFeedback extends XSBundle {
40164e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
402037a131fSWilliam Wang  val hit = Bool()
403037a131fSWilliam Wang}
404037a131fSWilliam Wang
405e70e66e8SZhangZifeiclass RSFeedback extends TlbFeedback
406e70e66e8SZhangZifei
4075844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
4085844fcf0SLinJiawei  // to backend end
4095844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
4108a5e9243SLinJiawei  val fetchInfo = DecoupledIO(new FtqEntry)
4115844fcf0SLinJiawei  // from backend
412c778d2afSLinJiawei  val redirect_cfiUpdate = Flipped(ValidIO(new Redirect))
413c778d2afSLinJiawei  val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry))
414fc4776e4SLinJiawei  val ftqEnqPtr = Input(new FtqPtr)
415fc4776e4SLinJiawei  val ftqLeftOne = Input(Bool())
4161e3fad10SLinJiawei}
417fcff7e94SZhangZifei
418fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
419fcff7e94SZhangZifei  val satp = new Bundle {
420fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
421fcff7e94SZhangZifei    val asid = UInt(16.W)
422fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
423fcff7e94SZhangZifei  }
424fcff7e94SZhangZifei  val priv = new Bundle {
425fcff7e94SZhangZifei    val mxr = Bool()
426fcff7e94SZhangZifei    val sum = Bool()
427fcff7e94SZhangZifei    val imode = UInt(2.W)
428fcff7e94SZhangZifei    val dmode = UInt(2.W)
429fcff7e94SZhangZifei  }
4308fc4e859SZhangZifei
4318fc4e859SZhangZifei  override def toPrintable: Printable = {
4328fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4338fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4348fc4e859SZhangZifei  }
435fcff7e94SZhangZifei}
436fcff7e94SZhangZifei
437fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
438fcff7e94SZhangZifei  val valid = Bool()
439fcff7e94SZhangZifei  val bits = new Bundle {
440fcff7e94SZhangZifei    val rs1 = Bool()
441fcff7e94SZhangZifei    val rs2 = Bool()
442fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
443fcff7e94SZhangZifei  }
4448fc4e859SZhangZifei
4458fc4e859SZhangZifei  override def toPrintable: Printable = {
4468fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4478fc4e859SZhangZifei  }
448fcff7e94SZhangZifei}
449a165bd69Swangkaifan
450a165bd69Swangkaifanclass DifftestBundle extends XSBundle {
451a165bd69Swangkaifan  val fromSbuffer = new Bundle() {
452a165bd69Swangkaifan    val sbufferResp = Output(Bool())
453a165bd69Swangkaifan    val sbufferAddr = Output(UInt(64.W))
454a165bd69Swangkaifan    val sbufferData = Output(Vec(64, UInt(8.W)))
455a165bd69Swangkaifan    val sbufferMask = Output(UInt(64.W))
456a165bd69Swangkaifan  }
457a165bd69Swangkaifan  val fromSQ = new Bundle() {
458a165bd69Swangkaifan    val storeCommit = Output(UInt(2.W))
459a165bd69Swangkaifan    val storeAddr   = Output(Vec(2, UInt(64.W)))
460a165bd69Swangkaifan    val storeData   = Output(Vec(2, UInt(64.W)))
461a165bd69Swangkaifan    val storeMask   = Output(Vec(2, UInt(8.W)))
462a165bd69Swangkaifan  }
463a165bd69Swangkaifan  val fromXSCore = new Bundle() {
464a165bd69Swangkaifan    val r = Output(Vec(64, UInt(XLEN.W)))
465a165bd69Swangkaifan  }
466a165bd69Swangkaifan  val fromCSR = new Bundle() {
467a165bd69Swangkaifan    val intrNO = Output(UInt(64.W))
468a165bd69Swangkaifan    val cause = Output(UInt(64.W))
469a165bd69Swangkaifan    val priviledgeMode = Output(UInt(2.W))
470a165bd69Swangkaifan    val mstatus = Output(UInt(64.W))
471a165bd69Swangkaifan    val sstatus = Output(UInt(64.W))
472a165bd69Swangkaifan    val mepc = Output(UInt(64.W))
473a165bd69Swangkaifan    val sepc = Output(UInt(64.W))
474a165bd69Swangkaifan    val mtval = Output(UInt(64.W))
475a165bd69Swangkaifan    val stval = Output(UInt(64.W))
476a165bd69Swangkaifan    val mtvec = Output(UInt(64.W))
477a165bd69Swangkaifan    val stvec = Output(UInt(64.W))
478a165bd69Swangkaifan    val mcause = Output(UInt(64.W))
479a165bd69Swangkaifan    val scause = Output(UInt(64.W))
480a165bd69Swangkaifan    val satp = Output(UInt(64.W))
481a165bd69Swangkaifan    val mip = Output(UInt(64.W))
482a165bd69Swangkaifan    val mie = Output(UInt(64.W))
483a165bd69Swangkaifan    val mscratch = Output(UInt(64.W))
484a165bd69Swangkaifan    val sscratch = Output(UInt(64.W))
485a165bd69Swangkaifan    val mideleg = Output(UInt(64.W))
486a165bd69Swangkaifan    val medeleg = Output(UInt(64.W))
487a165bd69Swangkaifan  }
488a165bd69Swangkaifan  val fromRoq = new Bundle() {
489a165bd69Swangkaifan    val commit = Output(UInt(32.W))
490a165bd69Swangkaifan    val thisPC = Output(UInt(XLEN.W))
491a165bd69Swangkaifan    val thisINST = Output(UInt(32.W))
492a165bd69Swangkaifan    val skip = Output(UInt(32.W))
493a165bd69Swangkaifan    val wen = Output(UInt(32.W))
494a165bd69Swangkaifan    val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6
495a165bd69Swangkaifan    val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6
496a165bd69Swangkaifan    val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6
49707635e87Swangkaifan    val lpaddr = Output(Vec(CommitWidth, UInt(64.W)))
49807635e87Swangkaifan    val ltype = Output(Vec(CommitWidth, UInt(32.W)))
49907635e87Swangkaifan    val lfu = Output(Vec(CommitWidth, UInt(4.W)))
500a165bd69Swangkaifan    val isRVC = Output(UInt(32.W))
501a165bd69Swangkaifan    val scFailed = Output(Bool())
502a165bd69Swangkaifan  }
5038a5bdd64Swangkaifan  val fromAtomic = new Bundle() {
5048a5bdd64Swangkaifan    val atomicResp = Output(Bool())
5058a5bdd64Swangkaifan    val atomicAddr = Output(UInt(64.W))
5068a5bdd64Swangkaifan    val atomicData = Output(UInt(64.W))
5078a5bdd64Swangkaifan    val atomicMask = Output(UInt(8.W))
508f97664b3Swangkaifan    val atomicFuop = Output(UInt(8.W))
509f97664b3Swangkaifan    val atomicOut  = Output(UInt(64.W))
510f97664b3Swangkaifan  }
511f97664b3Swangkaifan  val fromPtw = new Bundle() {
512f97664b3Swangkaifan    val ptwResp = Output(Bool())
513f97664b3Swangkaifan    val ptwAddr = Output(UInt(64.W))
514f97664b3Swangkaifan    val ptwData = Output(Vec(4, UInt(64.W)))
5158a5bdd64Swangkaifan  }
516a165bd69Swangkaifan}
51754bc08adSwangkaifan
51854bc08adSwangkaifanclass TrapIO extends XSBundle {
51954bc08adSwangkaifan  val valid = Output(Bool())
52054bc08adSwangkaifan  val code = Output(UInt(3.W))
52154bc08adSwangkaifan  val pc = Output(UInt(VAddrBits.W))
52254bc08adSwangkaifan  val cycleCnt = Output(UInt(XLEN.W))
52354bc08adSwangkaifan  val instrCnt = Output(UInt(XLEN.W))
52454bc08adSwangkaifan}