11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 866b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 91e3fad10SLinJiawei 105844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 111e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 1228958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 1328958354Szhanglinjuan val mask = UInt(PredictWidth.W) 1442696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 1542696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 1628958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 17a428082bSLinJiawei val brInfo = Vec(PredictWidth, new BranchInfo) 18a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 191e3fad10SLinJiawei} 201e3fad10SLinJiawei 21627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 223803411bSzhanglinjuan val valid = Bool() 2335fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 24627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 253803411bSzhanglinjuan} 263803411bSzhanglinjuan 27627c0a19Szhanglinjuanobject ValidUndirectioned { 28627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 29627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 303803411bSzhanglinjuan } 313803411bSzhanglinjuan} 323803411bSzhanglinjuan 331e7d14a8Szhanglinjuanclass TageMeta extends XSBundle { 3458c523f4SLingrui98 def TageNTables = 6 35627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 361e7d14a8Szhanglinjuan val altDiffers = Bool() 371e7d14a8Szhanglinjuan val providerU = UInt(2.W) 381e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 39627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 401e7d14a8Szhanglinjuan} 411e7d14a8Szhanglinjuan 4266b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle { 4366b0d0c3Szhanglinjuan val redirect = Bool() 44e3aeae54SLingrui98 val taken = Bool() 4566b0d0c3Szhanglinjuan val jmpIdx = UInt(log2Up(PredictWidth).W) 46e3aeae54SLingrui98 val hasNotTakenBrs = Bool() 4766b0d0c3Szhanglinjuan val target = UInt(VAddrBits.W) 4866b0d0c3Szhanglinjuan val saveHalfRVI = Bool() 4966b0d0c3Szhanglinjuan} 5066b0d0c3Szhanglinjuan 5166b0d0c3Szhanglinjuanclass BranchInfo extends XSBundle { 5253bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 53e3aeae54SLingrui98 val ubtbHits = Bool() 5453bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 55*035fad39SGouLingrui val btbHitJal = Bool() 56e3aeae54SLingrui98 val bimCtr = UInt(2.W) 5766b0d0c3Szhanglinjuan val histPtr = UInt(log2Up(ExtHistoryLength).W) 58f226232fSzhanglinjuan val tageMeta = new TageMeta 5966b0d0c3Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 6066b0d0c3Szhanglinjuan val rasTopCtr = UInt(8.W) 61f226232fSzhanglinjuan 62f226232fSzhanglinjuan def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 63f226232fSzhanglinjuan this.histPtr := histPtr 64f226232fSzhanglinjuan this.tageMeta := tageMeta 65f226232fSzhanglinjuan this.rasSp := rasSp 6680d2974bSLingrui98 this.rasTopCtr := rasTopCtr 67f226232fSzhanglinjuan this.asUInt 68f226232fSzhanglinjuan } 69f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 70f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 7166b0d0c3Szhanglinjuan} 7266b0d0c3Szhanglinjuan 736fb61704Szhanglinjuanclass Predecode extends XSBundle { 742f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 7566b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 766fb61704Szhanglinjuan} 776fb61704Szhanglinjuan 78b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 79f226232fSzhanglinjuan // from backend 8069cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 81608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 8269cafcc9SLingrui98 val target = UInt(VAddrBits.W) 83b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 84b2e6921eSLinJiawei val taken = Bool() 85b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 86b2e6921eSLinJiawei val isMisPred = Bool() 87f226232fSzhanglinjuan 88f226232fSzhanglinjuan // frontend -> backend -> frontend 89f226232fSzhanglinjuan val pd = new PreDecodeInfo 90f226232fSzhanglinjuan val brInfo = new BranchInfo 91b2e6921eSLinJiawei} 92b2e6921eSLinJiawei 935844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 945844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 955844fcf0SLinJiawei val instr = UInt(32.W) 965844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 975844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 985844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 99b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 100c84054caSLinJiawei val crossPageIPFFix = Bool() 1015844fcf0SLinJiawei} 1025844fcf0SLinJiawei 1035844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1045844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1059a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1069a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1079a2e6b8aSLinJiawei val ldest = UInt(5.W) 1089a2e6b8aSLinJiawei val fuType = FuType() 1099a2e6b8aSLinJiawei val fuOpType = FuOpType() 1109a2e6b8aSLinJiawei val rfWen = Bool() 1119a2e6b8aSLinJiawei val fpWen = Bool() 1129a2e6b8aSLinJiawei val isXSTrap = Bool() 1139a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 1149a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 115db34a189SLinJiawei val isRVF = Bool() 116db34a189SLinJiawei val imm = UInt(XLEN.W) 1175844fcf0SLinJiawei} 1185844fcf0SLinJiawei 1195844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1205844fcf0SLinJiawei val cf = new CtrlFlow 1215844fcf0SLinJiawei val ctrl = new CtrlSignals 122bfa4b2b4SLinJiawei val brTag = new BrqPtr 1235844fcf0SLinJiawei} 1245844fcf0SLinJiawei 125b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter => 126b2e6921eSLinJiawei val roqIdx = UInt(RoqIdxWidth.W) 127691af0f8SLinJiawei def needFlush(redirect: Valid[Redirect]): Bool = { 128b2e6921eSLinJiawei redirect.valid && Mux( 129b2e6921eSLinJiawei this.roqIdx.head(1) === redirect.bits.roqIdx.head(1), 130b2e6921eSLinJiawei this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1), 131b2e6921eSLinJiawei this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1) 132b2e6921eSLinJiawei ) 133b2e6921eSLinJiawei } 134b2e6921eSLinJiawei} 1355844fcf0SLinJiawei 136b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 137b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx { 1389a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 1399a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 1405844fcf0SLinJiawei} 1415844fcf0SLinJiawei 142b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx { 14337fcf7fbSLinJiawei val isException = Bool() 144b2e6921eSLinJiawei val isMisPred = Bool() 145b2e6921eSLinJiawei val isReplay = Bool() 146b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 147b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 148b2e6921eSLinJiawei val brTag = new BrqPtr 149a25b1bceSLinJiawei} 150a25b1bceSLinJiawei 1515844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 1525844fcf0SLinJiawei val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 1535844fcf0SLinJiawei val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 1545844fcf0SLinJiawei val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 1555844fcf0SLinJiawei} 1565844fcf0SLinJiawei 157e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 15872235fa4SWilliam Wang val isMMIO = Bool() 159e402d94eSWilliam Wang} 1605844fcf0SLinJiawei 1615844fcf0SLinJiaweiclass ExuInput extends XSBundle { 1625844fcf0SLinJiawei val uop = new MicroOp 1635844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 1645844fcf0SLinJiawei} 1655844fcf0SLinJiawei 1665844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 1675844fcf0SLinJiawei val uop = new MicroOp 1685844fcf0SLinJiawei val data = UInt(XLEN.W) 16997cfa7f8SLinJiawei val redirectValid = Bool() 17097cfa7f8SLinJiawei val redirect = new Redirect 171b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 172e402d94eSWilliam Wang val debug = new DebugBundle 1735844fcf0SLinJiawei} 1745844fcf0SLinJiawei 1755844fcf0SLinJiaweiclass ExuIO extends XSBundle { 1765844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 177c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 1785844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 179bf9968b2SYinan Xu // for csr 180bf9968b2SYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 181e402d94eSWilliam Wang // for Lsu 182e402d94eSWilliam Wang val dmem = new SimpleBusUC 1834e1a70f6SWilliam Wang val scommit = Input(UInt(3.W)) 1845844fcf0SLinJiawei} 1855844fcf0SLinJiawei 1865844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 1875844fcf0SLinJiawei val uop = new MicroOp 188296e7422SLinJiawei val isWalk = Bool() 1895844fcf0SLinJiawei} 1905844fcf0SLinJiawei 1915844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 1925844fcf0SLinJiawei // to backend end 1935844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 1945844fcf0SLinJiawei // from backend 195b2e6921eSLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 196b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 197b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 1981e3fad10SLinJiawei} 199