1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178b037849SYinan Xupackage top 188b037849SYinan Xu 198b037849SYinan Xuimport chisel3._ 208b037849SYinan Xuimport chisel3.util._ 218b037849SYinan Xuimport xiangshan._ 2294c92d92SYinan Xuimport utils._ 238b037849SYinan Xuimport system._ 24d4aca96cSlqreimport device._ 258b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 262225d46eSJiawei Linimport chipsalliance.rocketchip.config._ 278b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 288b037849SYinan Xuimport freechips.rocketchip.tilelink._ 29d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 3073be64b3SJiawei Linimport freechips.rocketchip.util.{ElaborationArtefacts, HasRocketChipStageUtils, UIntToOH1} 31a1ea7f76SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun} 32d4aca96cSlqre 33afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 34afcc4f2aSJiawei Lin with BindingScope 35afcc4f2aSJiawei Lin{ 3673be64b3SJiawei Lin val misc = LazyModule(new SoCMisc()) 37afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 384f0a2459Swakafa lazy val json = JSON(bindingTree) 398b037849SYinan Xu} 408b037849SYinan Xu 4173be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 428b037849SYinan Xu{ 43afcc4f2aSJiawei Lin ResourceBinding { 44afcc4f2aSJiawei Lin val width = ResourceInt(2) 45afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 46afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 47afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 48afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 49afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 50afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 51afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 52afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 53afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 54afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 55afcc4f2aSJiawei Lin } 56afcc4f2aSJiawei Lin } 5773be64b3SJiawei Lin bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 5873be64b3SJiawei Lin bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 59afcc4f2aSJiawei Lin } 608b037849SYinan Xu 612225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 628b037849SYinan Xu 6334ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 6473be64b3SJiawei Lin LazyModule(new XSTile()(p.alterPartial({ 652225d46eSJiawei Lin case XSCoreParamsKey => coreParams 662225d46eSJiawei Lin }))) 672225d46eSJiawei Lin ) 688b037849SYinan Xu 6934ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 7034ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 7134ab1ae9SJiawei Lin case HCCacheParamsKey => l3param 7234ab1ae9SJiawei Lin }))) 7334ab1ae9SJiawei Lin ) 7434ab1ae9SJiawei Lin 758b037849SYinan Xu for (i <- 0 until NumCores) { 7673be64b3SJiawei Lin core_with_l2(i).clint_int_sink := misc.clint.intnode 77b3d79b37SYinan Xu core_with_l2(i).plic_int_sink :*= misc.plic.intnode 7873be64b3SJiawei Lin core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode 79cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 8073be64b3SJiawei Lin misc.peripheral_ports(i) := core_with_l2(i).uncache 8173be64b3SJiawei Lin misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port 828b037849SYinan Xu } 838b037849SYinan Xu 8434ab1ae9SJiawei Lin l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 8538005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 8638005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 8738005240SJiawei Lin })) 8834ab1ae9SJiawei Lin 8934ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 9034ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 9134ab1ae9SJiawei Lin } else { 9234ab1ae9SJiawei Lin core_with_l2.map(_ => BundleBridgeSource(() => Bool())) 9334ab1ae9SJiawei Lin } 9434ab1ae9SJiawei Lin 9534ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 9634ab1ae9SJiawei Lin case (source, sink) => sink := source 9734ab1ae9SJiawei Lin }) 98a1ea7f76SJiawei Lin 994f94c0c6SJiawei Lin l3cacheOpt match { 1004f94c0c6SJiawei Lin case Some(l3) => 101752db3a8SJiawei Lin misc.l3_out :*= l3.node :*= TLBuffer.chainNode(2) :*= misc.l3_banked_xbar 10273be64b3SJiawei Lin case None => 1039d5a2027SYinan Xu } 1048b037849SYinan Xu 10594c92d92SYinan Xu lazy val module = new LazyRawModuleImp(this) { 106afcc4f2aSJiawei Lin ElaborationArtefacts.add("dts", dts) 1074f0a2459Swakafa ElaborationArtefacts.add("graphml", graphML) 1084f0a2459Swakafa ElaborationArtefacts.add("json", json) 1094f0a2459Swakafa ElaborationArtefacts.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 1104f0a2459Swakafa 11173be64b3SJiawei Lin val dma = IO(Flipped(misc.dma.cloneType)) 11273be64b3SJiawei Lin val peripheral = IO(misc.peripheral.cloneType) 11373be64b3SJiawei Lin val memory = IO(misc.memory.cloneType) 11473be64b3SJiawei Lin 11573be64b3SJiawei Lin misc.dma <> dma 11673be64b3SJiawei Lin peripheral <> misc.peripheral 11773be64b3SJiawei Lin memory <> misc.memory 11873be64b3SJiawei Lin 1198b037849SYinan Xu val io = IO(new Bundle { 12094c92d92SYinan Xu val clock = Input(Bool()) 12194c92d92SYinan Xu val reset = Input(Bool()) 12234ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 1238b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 12434ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 12534ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 126d4aca96cSlqre val systemjtag = new Bundle { 127d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 128d4aca96cSlqre val reset = Input(Bool()) // No reset allowed on top 129d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 130d4aca96cSlqre val part_number = Input(UInt(16.W)) 131d4aca96cSlqre val version = Input(UInt(4.W)) 132d4aca96cSlqre } 13377bc15a2SYinan Xu val debug_reset = Output(Bool()) 13498c71602SJiawei Lin val cacheable_check = new TLPMAIO() 135*b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 1368b037849SYinan Xu }) 13777bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 13877bc15a2SYinan Xu childClock := io.clock.asClock 13977bc15a2SYinan Xu childReset := io.reset 14077bc15a2SYinan Xu 14177bc15a2SYinan Xu // output 14277bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 14377bc15a2SYinan Xu 14477bc15a2SYinan Xu // input 14508bf93ffSrvcoresjw dontTouch(dma) 14608bf93ffSrvcoresjw dontTouch(io) 14708bf93ffSrvcoresjw dontTouch(peripheral) 14808bf93ffSrvcoresjw dontTouch(memory) 14973be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 15034ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 15198c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 15234ab1ae9SJiawei Lin 15334ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 154c0bc1ee4SYinan Xu 15577bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 15677bc15a2SYinan Xu core.module.io.hartId := i.U 157*b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 1588b037849SYinan Xu } 1598b037849SYinan Xu 16034ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 16134ab1ae9SJiawei Lin // tie off core soft reset 16234ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 16334ab1ae9SJiawei Lin node.out.head._1 := false.B 16434ab1ae9SJiawei Lin } 16534ab1ae9SJiawei Lin } 16634ab1ae9SJiawei Lin 16777bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 16873be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 16973be64b3SJiawei Lin misc.module.debug_module_io.reset := io.reset 170d4aca96cSlqre 17177bc15a2SYinan Xu // TODO: use synchronizer? 17277bc15a2SYinan Xu misc.module.debug_module_io.debugIO.reset := io.systemjtag.reset 17377bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 17477bc15a2SYinan Xu // TODO: delay 3 cycles? 17577bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 176d4aca96cSlqre // jtag connector 17773be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 178d4aca96cSlqre x.jtag <> io.systemjtag.jtag 179d4aca96cSlqre x.reset := io.systemjtag.reset 180d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 181d4aca96cSlqre x.part_number := io.systemjtag.part_number 182d4aca96cSlqre x.version := io.systemjtag.version 183d4aca96cSlqre } 18477bc15a2SYinan Xu 18577bc15a2SYinan Xu withClockAndReset(io.clock.asClock, io.reset) { 18677bc15a2SYinan Xu // Modules are reset one by one 18725cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 18825cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 18977bc15a2SYinan Xu ResetGen(resetChain, io.reset, !debugOpts.FPGAPlatform) 1908b037849SYinan Xu } 19177bc15a2SYinan Xu 1928b037849SYinan Xu } 1939d5a2027SYinan Xu} 1948b037849SYinan Xu 195afcc4f2aSJiawei Linobject TopMain extends App with HasRocketChipStageUtils { 1968b037849SYinan Xu override def main(args: Array[String]): Unit = { 197cc358710SLinJiawei val (config, firrtlOpts, firrtlComplier) = ArgParser.parse(args) 1986564f24dSJiawei Lin val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 199cc358710SLinJiawei Generator.execute(firrtlOpts, soc.module, firrtlComplier) 200afcc4f2aSJiawei Lin ElaborationArtefacts.files.foreach{ case (extension, contents) => 201afcc4f2aSJiawei Lin writeOutputFile("./build", s"XSTop.${extension}", contents()) 202afcc4f2aSJiawei Lin } 2038b037849SYinan Xu } 2048b037849SYinan Xu} 205