xref: /XiangShan/src/main/scala/top/Top.scala (revision a5b77de44ecd30ff2bbdebcfd07ca41d86e70db9)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
178b037849SYinan Xupackage top
188b037849SYinan Xu
198b037849SYinan Xuimport chisel3._
208b037849SYinan Xuimport chisel3.util._
218b037849SYinan Xuimport xiangshan._
2294c92d92SYinan Xuimport utils._
239672f0b7Swakafaimport huancun.{HCCacheParameters, HCCacheParamsKey, HuanCun, PrefetchRecv, TPmetaResp}
243c02ee8fSwakafaimport utility._
258b037849SYinan Xuimport system._
26d4aca96cSlqreimport device._
278b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation
288891a219SYinan Xuimport org.chipsalliance.cde.config._
298b037849SYinan Xuimport freechips.rocketchip.diplomacy._
308b037849SYinan Xuimport freechips.rocketchip.tilelink._
31d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO
32*a5b77de4STang Haojinimport chisel3.experimental.{annotate, ChiselAnnotation}
33*a5b77de4STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation
34d4aca96cSlqre
35afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule
36afcc4f2aSJiawei Lin  with BindingScope
37afcc4f2aSJiawei Lin{
3873be64b3SJiawei Lin  val misc = LazyModule(new SoCMisc())
39afcc4f2aSJiawei Lin  lazy val dts = DTS(bindingTree)
404f0a2459Swakafa  lazy val json = JSON(bindingTree)
418b037849SYinan Xu}
428b037849SYinan Xu
4373be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter
448b037849SYinan Xu{
45afcc4f2aSJiawei Lin  ResourceBinding {
46afcc4f2aSJiawei Lin    val width = ResourceInt(2)
47afcc4f2aSJiawei Lin    val model = "freechips,rocketchip-unknown"
48afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "model").bind(ResourceString(model))
49afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev"))
50afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc"))
51afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "width").bind(width)
52afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "width").bind(width)
53afcc4f2aSJiawei Lin    Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1))
54afcc4f2aSJiawei Lin    def bindManagers(xbar: TLNexusNode) = {
55afcc4f2aSJiawei Lin      ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager =>
56afcc4f2aSJiawei Lin        manager.resources.foreach(r => r.bind(manager.toResource))
57afcc4f2aSJiawei Lin      }
58afcc4f2aSJiawei Lin    }
5973be64b3SJiawei Lin    bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode])
6073be64b3SJiawei Lin    bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode])
61afcc4f2aSJiawei Lin  }
628b037849SYinan Xu
632225d46eSJiawei Lin  println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth")
648b037849SYinan Xu
6534ab1ae9SJiawei Lin  val core_with_l2 = tiles.map(coreParams =>
6673be64b3SJiawei Lin    LazyModule(new XSTile()(p.alterPartial({
672225d46eSJiawei Lin      case XSCoreParamsKey => coreParams
682225d46eSJiawei Lin    })))
692225d46eSJiawei Lin  )
708b037849SYinan Xu
7134ab1ae9SJiawei Lin  val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param =>
7234ab1ae9SJiawei Lin    LazyModule(new HuanCun()(new Config((_, _, _) => {
7334f38695STang Haojin      case HCCacheParamsKey => l3param.copy(
7434f38695STang Haojin        hartIds = tiles.map(_.HartId),
7534f38695STang Haojin        FPGAPlatform = debugOpts.FPGAPlatform
7634f38695STang Haojin      )
7734ab1ae9SJiawei Lin    })))
7834ab1ae9SJiawei Lin  )
7934ab1ae9SJiawei Lin
800d32f713Shappy-lx  // recieve all prefetch req from cores
810d32f713Shappy-lx  val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{
820d32f713Shappy-lx    x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv)))
830d32f713Shappy-lx  }
840d32f713Shappy-lx
850d32f713Shappy-lx  val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match {
860d32f713Shappy-lx    case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv))
870d32f713Shappy-lx    case None => None
880d32f713Shappy-lx  }
890d32f713Shappy-lx
908b037849SYinan Xu  for (i <- 0 until NumCores) {
914e12f40bSzhanglinjuan    core_with_l2(i).clint_int_node := misc.clint.intnode
924e12f40bSzhanglinjuan    core_with_l2(i).plic_int_node :*= misc.plic.intnode
934e12f40bSzhanglinjuan    core_with_l2(i).debug_int_node := misc.debugModule.debug.dmOuter.dmOuter.intnode
94cac098b4SJiawei Lin    misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source
9573be64b3SJiawei Lin    misc.peripheral_ports(i) := core_with_l2(i).uncache
9673be64b3SJiawei Lin    misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port
970d32f713Shappy-lx    memblock_pf_recv_nodes(i).map(recv => {
980d32f713Shappy-lx      println(s"Connecting Core_${i}'s L1 pf source to L3!")
990d32f713Shappy-lx      recv := core_with_l2(i).core_l3_pf_port.get
1000d32f713Shappy-lx    })
1018b037849SYinan Xu  }
1028b037849SYinan Xu
10334ab1ae9SJiawei Lin  l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar))
10438005240SJiawei Lin  l3cacheOpt.map(_.intnode.map(int => {
10538005240SJiawei Lin    misc.plic.intnode := IntBuffer() := int
10638005240SJiawei Lin  }))
10734ab1ae9SJiawei Lin
10834ab1ae9SJiawei Lin  val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){
10934ab1ae9SJiawei Lin    l3cacheOpt.get.rst_nodes.get
11034ab1ae9SJiawei Lin  } else {
1118a167be7SHaojin Tang    core_with_l2.map(_ => BundleBridgeSource(() => Reset()))
11234ab1ae9SJiawei Lin  }
11334ab1ae9SJiawei Lin
11434ab1ae9SJiawei Lin  core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({
11534ab1ae9SJiawei Lin    case (source, sink) =>  sink := source
11634ab1ae9SJiawei Lin  })
117a1ea7f76SJiawei Lin
1184f94c0c6SJiawei Lin  l3cacheOpt match {
1194f94c0c6SJiawei Lin    case Some(l3) =>
12014dc2851Swakafa      misc.l3_out :*= l3.node :*= misc.l3_banked_xbar
1210d32f713Shappy-lx      l3.pf_recv_node.map(recv => {
1220d32f713Shappy-lx        println("Connecting L1 prefetcher to L3!")
1230d32f713Shappy-lx        recv := l3_pf_sender_opt.get
1240d32f713Shappy-lx      })
1259672f0b7Swakafa      l3.tpmeta_recv_node.foreach(recv => {
1269672f0b7Swakafa        for ((core, i) <- core_with_l2.zipWithIndex) {
1279672f0b7Swakafa          println(s"Connecting core_$i\'s L2 TPmeta request to L3!")
1289672f0b7Swakafa          recv := core.core_l3_tpmeta_source_port.get
1299672f0b7Swakafa        }
1309672f0b7Swakafa      })
1319672f0b7Swakafa      l3.tpmeta_send_node.foreach(send => {
1329672f0b7Swakafa        val broadcast = LazyModule(new ValidIOBroadcast[TPmetaResp]())
1339672f0b7Swakafa        broadcast.node := send
1349672f0b7Swakafa        for ((core, i) <- core_with_l2.zipWithIndex) {
1359672f0b7Swakafa          println(s"Connecting core_$i\'s L2 TPmeta response to L3!")
1369672f0b7Swakafa          core.core_l3_tpmeta_sink_port.get := broadcast.node
1379672f0b7Swakafa        }
1389672f0b7Swakafa      })
13973be64b3SJiawei Lin    case None =>
1409d5a2027SYinan Xu  }
1418b037849SYinan Xu
142935edac4STang Haojin  class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) {
143*a5b77de4STang Haojin    soc.XSTopPrefix.foreach { prefix =>
144*a5b77de4STang Haojin      val mod = this.toNamed
145*a5b77de4STang Haojin      annotate(new ChiselAnnotation {
146*a5b77de4STang Haojin        def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true)
147*a5b77de4STang Haojin      })
148*a5b77de4STang Haojin    }
149*a5b77de4STang Haojin
150876196b7SMaxpicca-Li    FileRegisters.add("dts", dts)
151876196b7SMaxpicca-Li    FileRegisters.add("graphml", graphML)
152876196b7SMaxpicca-Li    FileRegisters.add("json", json)
153876196b7SMaxpicca-Li    FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader())
1544f0a2459Swakafa
15573be64b3SJiawei Lin    val dma = IO(Flipped(misc.dma.cloneType))
15673be64b3SJiawei Lin    val peripheral = IO(misc.peripheral.cloneType)
15773be64b3SJiawei Lin    val memory = IO(misc.memory.cloneType)
15873be64b3SJiawei Lin
15973be64b3SJiawei Lin    misc.dma <> dma
16073be64b3SJiawei Lin    peripheral <> misc.peripheral
16173be64b3SJiawei Lin    memory <> misc.memory
16273be64b3SJiawei Lin
1638b037849SYinan Xu    val io = IO(new Bundle {
16494c92d92SYinan Xu      val clock = Input(Bool())
16567ba96b4SYinan Xu      val reset = Input(AsyncReset())
16634ab1ae9SJiawei Lin      val sram_config = Input(UInt(16.W))
1678b037849SYinan Xu      val extIntrs = Input(UInt(NrExtIntr.W))
16834ab1ae9SJiawei Lin      val pll0_lock = Input(Bool())
16934ab1ae9SJiawei Lin      val pll0_ctrl = Output(Vec(6, UInt(32.W)))
170d4aca96cSlqre      val systemjtag = new Bundle {
171d4aca96cSlqre        val jtag = Flipped(new JTAGIO(hasTRSTn = false))
17267ba96b4SYinan Xu        val reset = Input(AsyncReset()) // No reset allowed on top
173d4aca96cSlqre        val mfr_id = Input(UInt(11.W))
174d4aca96cSlqre        val part_number = Input(UInt(16.W))
175d4aca96cSlqre        val version = Input(UInt(4.W))
176d4aca96cSlqre      }
17777bc15a2SYinan Xu      val debug_reset = Output(Bool())
1789e56439dSHazard      val rtc_clock = Input(Bool())
17998c71602SJiawei Lin      val cacheable_check = new TLPMAIO()
180b6900d94SYinan Xu      val riscv_halt = Output(Vec(NumCores, Bool()))
181c4b44470SGuokai Chen      val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W)))
1828b037849SYinan Xu    })
18367ba96b4SYinan Xu
18467ba96b4SYinan Xu    val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() }
18567ba96b4SYinan Xu    val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() }
18667ba96b4SYinan Xu
18777bc15a2SYinan Xu    // override LazyRawModuleImp's clock and reset
18877bc15a2SYinan Xu    childClock := io.clock.asClock
18967ba96b4SYinan Xu    childReset := reset_sync
19077bc15a2SYinan Xu
19177bc15a2SYinan Xu    // output
19277bc15a2SYinan Xu    io.debug_reset := misc.module.debug_module_io.debugIO.ndreset
19377bc15a2SYinan Xu
19477bc15a2SYinan Xu    // input
19508bf93ffSrvcoresjw    dontTouch(dma)
19608bf93ffSrvcoresjw    dontTouch(io)
19708bf93ffSrvcoresjw    dontTouch(peripheral)
19808bf93ffSrvcoresjw    dontTouch(memory)
19973be64b3SJiawei Lin    misc.module.ext_intrs := io.extIntrs
2009e56439dSHazard    misc.module.rtc_clock := io.rtc_clock
20134ab1ae9SJiawei Lin    misc.module.pll0_lock := io.pll0_lock
20298c71602SJiawei Lin    misc.module.cacheable_check <> io.cacheable_check
20334ab1ae9SJiawei Lin
20434ab1ae9SJiawei Lin    io.pll0_ctrl <> misc.module.pll0_ctrl
205c0bc1ee4SYinan Xu
20677bc15a2SYinan Xu    for ((core, i) <- core_with_l2.zipWithIndex) {
20777bc15a2SYinan Xu      core.module.io.hartId := i.U
208b6900d94SYinan Xu      io.riscv_halt(i) := core.module.io.cpu_halt
209c4b44470SGuokai Chen      core.module.io.reset_vector := io.riscv_rst_vec(i)
2108b037849SYinan Xu    }
2118b037849SYinan Xu
21234ab1ae9SJiawei Lin    if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){
21334ab1ae9SJiawei Lin      // tie off core soft reset
21434ab1ae9SJiawei Lin      for(node <- core_rst_nodes){
215935edac4STang Haojin        node.out.head._1 := false.B.asAsyncReset
21634ab1ae9SJiawei Lin      }
21734ab1ae9SJiawei Lin    }
21834ab1ae9SJiawei Lin
21960ebee38STang Haojin    l3cacheOpt match {
22060ebee38STang Haojin      case Some(l3) =>
2210d32f713Shappy-lx        l3.pf_recv_node match {
2220d32f713Shappy-lx          case Some(recv) =>
2230d32f713Shappy-lx            l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR
2240d32f713Shappy-lx            for (i <- 0 until NumCores) {
2250d32f713Shappy-lx              when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) {
2260d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr
2270d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en
2280d32f713Shappy-lx              }
2290d32f713Shappy-lx            }
23060ebee38STang Haojin          case None =>
2310d32f713Shappy-lx        }
23260ebee38STang Haojin        l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr)
23360ebee38STang Haojin        core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match }
23460ebee38STang Haojin      case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B)
23560ebee38STang Haojin    }
2360d32f713Shappy-lx
23777bc15a2SYinan Xu    misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool)
23873be64b3SJiawei Lin    misc.module.debug_module_io.clock := io.clock
23967ba96b4SYinan Xu    misc.module.debug_module_io.reset := reset_sync
240d4aca96cSlqre
24167ba96b4SYinan Xu    misc.module.debug_module_io.debugIO.reset := misc.module.reset
24277bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.clock := io.clock.asClock
24377bc15a2SYinan Xu    // TODO: delay 3 cycles?
24477bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive
245d4aca96cSlqre    // jtag connector
24673be64b3SJiawei Lin    misc.module.debug_module_io.debugIO.systemjtag.foreach { x =>
247d4aca96cSlqre      x.jtag        <> io.systemjtag.jtag
24867ba96b4SYinan Xu      x.reset       := jtag_reset_sync
249d4aca96cSlqre      x.mfr_id      := io.systemjtag.mfr_id
250d4aca96cSlqre      x.part_number := io.systemjtag.part_number
251d4aca96cSlqre      x.version     := io.systemjtag.version
252d4aca96cSlqre    }
25377bc15a2SYinan Xu
25467ba96b4SYinan Xu    withClockAndReset(io.clock.asClock, reset_sync) {
25577bc15a2SYinan Xu      // Modules are reset one by one
25625cb35b6SJiawei Lin      // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores}
25725cb35b6SJiawei Lin      val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module))
25867ba96b4SYinan Xu      ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform)
2598b037849SYinan Xu    }
26077bc15a2SYinan Xu
2618b037849SYinan Xu  }
262935edac4STang Haojin
263935edac4STang Haojin  lazy val module = new XSTopImp(this)
2649d5a2027SYinan Xu}
2658b037849SYinan Xu
266935edac4STang Haojinobject TopMain extends App {
26751e45dbbSTang Haojin  val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args)
26893610df3SMaxpicca-Li
26993610df3SMaxpicca-Li  // tools: init to close dpi-c when in fpga
27093610df3SMaxpicca-Li  val envInFPGA = config(DebugOptionsKey).FPGAPlatform
27162129679Swakafa  val enableChiselDB = config(DebugOptionsKey).EnableChiselDB
272047e34f9SMaxpicca-Li  val enableConstantin = config(DebugOptionsKey).EnableConstantin
273047e34f9SMaxpicca-Li  Constantin.init(enableConstantin && !envInFPGA)
27462129679Swakafa  ChiselDB.init(enableChiselDB && !envInFPGA)
27593610df3SMaxpicca-Li
2766564f24dSJiawei Lin  val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config)
27751e45dbbSTang Haojin  Generator.execute(firrtlOpts, soc.module, firtoolOpts)
278876196b7SMaxpicca-Li  FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.")
2798b037849SYinan Xu}
280