1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178b037849SYinan Xupackage top 188b037849SYinan Xu 198b037849SYinan Xuimport chisel3._ 208b037849SYinan Xuimport chisel3.util._ 218b037849SYinan Xuimport xiangshan._ 2294c92d92SYinan Xuimport utils._ 238b037849SYinan Xuimport system._ 24d4aca96cSlqreimport device._ 258b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 262225d46eSJiawei Linimport chipsalliance.rocketchip.config._ 27*a1ea7f76SJiawei Linimport device.{AXI4Plic, DebugModule, TLTimer} 288b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 298b037849SYinan Xuimport freechips.rocketchip.tilelink._ 308b037849SYinan Xuimport freechips.rocketchip.amba.axi4._ 31afcc4f2aSJiawei Linimport freechips.rocketchip.devices.tilelink._ 322e3a956eSLinJiaweiimport freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode 33afcc4f2aSJiawei Linimport freechips.rocketchip.interrupts._ 34d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 352e3a956eSLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 361a2cf152SYinan Xuimport freechips.rocketchip.tilelink 37afcc4f2aSJiawei Linimport freechips.rocketchip.util.{ElaborationArtefacts, HasRocketChipStageUtils} 38*a1ea7f76SJiawei Linimport huancun.debug.TLLogger 39*a1ea7f76SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun} 40d4aca96cSlqreimport freechips.rocketchip.devices.debug.{DebugIO, ResetCtrlIO} 41d4aca96cSlqre 422225d46eSJiawei Linclass XSCoreWithL2()(implicit p: Parameters) extends LazyModule 432225d46eSJiawei Lin with HasXSParameter with HasSoCParameter { 44afcc4f2aSJiawei Lin private val core = LazyModule(new XSCore) 451a2cf152SYinan Xu private val busPMU = BusPerfMonitor(enable = true) 46*a1ea7f76SJiawei Lin private val l2cache = if(useFakeL2Cache) null else 47*a1ea7f76SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 48*a1ea7f76SJiawei Lin case HCCacheParamsKey => coreParams.L2CacheParams 49*a1ea7f76SJiawei Lin }))) 509d5a2027SYinan Xu 519d5a2027SYinan Xu val memory_port = TLIdentityNode() 5294c92d92SYinan Xu val uncache = TLXbar() 536c4d7a40SYinan Xu 549d5a2027SYinan Xu if (!useFakeDCache) { 55*a1ea7f76SJiawei Lin busPMU := TLLogger(s"L2_L1D_$hardId") := TLBuffer() := core.memBlock.dcache.clientNode 569d5a2027SYinan Xu } 570ae62f52SJinYue //if (!useFakeL1plusCache) { 58e597d206SLingrui98 busPMU := TLBuffer() := core.frontend.icache.clientNode 590ae62f52SJinYue //} 609d5a2027SYinan Xu if (!useFakePTW) { 611a2cf152SYinan Xu busPMU := TLBuffer() := core.ptw.node 629d5a2027SYinan Xu } 639d5a2027SYinan Xu if (useFakeL2Cache) { 641a2cf152SYinan Xu memory_port := TLXbar() :=* busPMU 659d5a2027SYinan Xu } 669d5a2027SYinan Xu else { 671a2cf152SYinan Xu memory_port := l2cache.node := TLBuffer() := TLXbar() :=* busPMU 689d5a2027SYinan Xu } 696c4d7a40SYinan Xu 7094c92d92SYinan Xu uncache := TLBuffer() := core.frontend.instrUncache.clientNode 7194c92d92SYinan Xu uncache := TLBuffer() := core.memBlock.uncache.clientNode 726c4d7a40SYinan Xu 7394c92d92SYinan Xu lazy val module = new LazyModuleImp(this) { 746c4d7a40SYinan Xu val io = IO(new Bundle { 756c4d7a40SYinan Xu val hartId = Input(UInt(64.W)) 766c4d7a40SYinan Xu val externalInterrupt = new ExternalInterruptIO 774e3ce935Sljw val l1plus_error, icache_error, dcache_error = new L1CacheErrorInfo 786c4d7a40SYinan Xu }) 796c4d7a40SYinan Xu 8094c92d92SYinan Xu core.module.io.hartId := io.hartId 8194c92d92SYinan Xu core.module.io.externalInterrupt := io.externalInterrupt 82*a1ea7f76SJiawei Lin 8394c92d92SYinan Xu io.l1plus_error <> core.module.io.l1plus_error 8494c92d92SYinan Xu io.icache_error <> core.module.io.icache_error 8594c92d92SYinan Xu io.dcache_error <> core.module.io.dcache_error 866c4d7a40SYinan Xu 872225d46eSJiawei Lin val core_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform)) 8894c92d92SYinan Xu core.module.reset := core_reset_gen.io.out 8994c92d92SYinan Xu 902225d46eSJiawei Lin val l2_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform)) 919d5a2027SYinan Xu if (!useFakeL2Cache) { 9294c92d92SYinan Xu l2cache.module.reset := l2_reset_gen.io.out 9394c92d92SYinan Xu } 9494c92d92SYinan Xu } 959d5a2027SYinan Xu} 966c4d7a40SYinan Xu 97afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 98afcc4f2aSJiawei Lin with HasSoCParameter 99afcc4f2aSJiawei Lin with BindingScope 100afcc4f2aSJiawei Lin{ 1018b037849SYinan Xu val bankedNode = BankBinder(L3NBanks, L3BlockSize) 1028b037849SYinan Xu val peripheralXbar = TLXbar() 1038b037849SYinan Xu val l3_xbar = TLXbar() 104afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 1054f0a2459Swakafa lazy val json = JSON(bindingTree) 1068b037849SYinan Xu} 1078b037849SYinan Xu 1088b037849SYinan Xu// We adapt the following three traits from rocket-chip. 1098b037849SYinan Xu// Source: rocket-chip/src/main/scala/subsystem/Ports.scala 1108b037849SYinan Xutrait HaveSlaveAXI4Port { 1118b037849SYinan Xu this: BaseXSSoc => 1128b037849SYinan Xu 1138b037849SYinan Xu val idBits = 16 1148b037849SYinan Xu 1158b037849SYinan Xu val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters( 1168b037849SYinan Xu Seq(AXI4MasterParameters( 1178b037849SYinan Xu name = "dma", 1188b037849SYinan Xu id = IdRange(0, 1 << idBits) 1198b037849SYinan Xu )) 1208b037849SYinan Xu ))) 1218b037849SYinan Xu private val errorDevice = LazyModule(new TLError( 1228b037849SYinan Xu params = DevNullParams( 1238b037849SYinan Xu address = Seq(AddressSet(0x0, 0x7fffffffL)), 1248b037849SYinan Xu maxAtomic = 8, 1258b037849SYinan Xu maxTransfer = 64), 1262225d46eSJiawei Lin beatBytes = L3InnerBusWidth / 8 1278b037849SYinan Xu )) 1288b037849SYinan Xu private val error_xbar = TLXbar() 1298b037849SYinan Xu 1308b037849SYinan Xu error_xbar := 1318b037849SYinan Xu AXI4ToTL() := 1328b037849SYinan Xu AXI4UserYanker(Some(1)) := 1338b037849SYinan Xu AXI4Fragmenter() := 1348b037849SYinan Xu AXI4IdIndexer(1) := 1358b037849SYinan Xu l3FrontendAXI4Node 1368b037849SYinan Xu errorDevice.node := error_xbar 1378b037849SYinan Xu l3_xbar := 1388b037849SYinan Xu TLBuffer() := 1398b037849SYinan Xu error_xbar 1408b037849SYinan Xu 1418b037849SYinan Xu val dma = InModuleBody { 1428b037849SYinan Xu l3FrontendAXI4Node.makeIOs() 1438b037849SYinan Xu } 1448b037849SYinan Xu} 1458b037849SYinan Xu 1468b037849SYinan Xutrait HaveAXI4MemPort { 1478b037849SYinan Xu this: BaseXSSoc => 148afcc4f2aSJiawei Lin val device = new MemoryDevice 1498b037849SYinan Xu // 40-bit physical address 1508b037849SYinan Xu val memRange = AddressSet(0x00000000L, 0xffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL)) 151329e267dSYinan Xu val memAXI4SlaveNode = AXI4SlaveNode(Seq( 1528b037849SYinan Xu AXI4SlavePortParameters( 1538b037849SYinan Xu slaves = Seq( 1548b037849SYinan Xu AXI4SlaveParameters( 1558b037849SYinan Xu address = memRange, 1568b037849SYinan Xu regionType = RegionType.UNCACHED, 1578b037849SYinan Xu executable = true, 1588b037849SYinan Xu supportsRead = TransferSizes(1, L3BlockSize), 1598b037849SYinan Xu supportsWrite = TransferSizes(1, L3BlockSize), 160afcc4f2aSJiawei Lin interleavedId = Some(0), 161afcc4f2aSJiawei Lin resources = device.reg("mem") 1628b037849SYinan Xu ) 1638b037849SYinan Xu ), 1642225d46eSJiawei Lin beatBytes = L3OuterBusWidth / 8 1658b037849SYinan Xu ) 166329e267dSYinan Xu )) 1678b037849SYinan Xu 168329e267dSYinan Xu val mem_xbar = TLXbar() 169329e267dSYinan Xu mem_xbar :=* TLBuffer() :=* TLCacheCork() :=* bankedNode 170329e267dSYinan Xu memAXI4SlaveNode := 171329e267dSYinan Xu AXI4UserYanker() := 172329e267dSYinan Xu AXI4Deinterleaver(L3BlockSize) := 173329e267dSYinan Xu TLToAXI4() := 1742225d46eSJiawei Lin TLWidthWidget(L3OuterBusWidth / 8) := 175329e267dSYinan Xu mem_xbar 1768b037849SYinan Xu 1778b037849SYinan Xu val memory = InModuleBody { 1788b037849SYinan Xu memAXI4SlaveNode.makeIOs() 1798b037849SYinan Xu } 1808b037849SYinan Xu} 1818b037849SYinan Xu 1828b037849SYinan Xu 1838b037849SYinan Xutrait HaveAXI4PeripheralPort { this: BaseXSSoc => 184d4aca96cSlqre // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff 1858b037849SYinan Xu val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL) 186afcc4f2aSJiawei Lin val uartRange = AddressSet(0x40600000, 0xf) 187afcc4f2aSJiawei Lin val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite")) 188afcc4f2aSJiawei Lin val uartParams = AXI4SlaveParameters( 189afcc4f2aSJiawei Lin address = Seq(uartRange), 190afcc4f2aSJiawei Lin regionType = RegionType.UNCACHED, 191afcc4f2aSJiawei Lin supportsRead = TransferSizes(1, 8), 192afcc4f2aSJiawei Lin supportsWrite = TransferSizes(1, 8), 193afcc4f2aSJiawei Lin resources = uartDevice.reg 194afcc4f2aSJiawei Lin ) 195afcc4f2aSJiawei Lin val peripheralRange = AddressSet( 196afcc4f2aSJiawei Lin 0x0, 0x7fffffff 197afcc4f2aSJiawei Lin ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange)) 1988b037849SYinan Xu val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters( 1998b037849SYinan Xu Seq(AXI4SlaveParameters( 2008b037849SYinan Xu address = peripheralRange, 2018b037849SYinan Xu regionType = RegionType.UNCACHED, 2028b037849SYinan Xu supportsRead = TransferSizes(1, 8), 2038b037849SYinan Xu supportsWrite = TransferSizes(1, 8), 2048b037849SYinan Xu interleavedId = Some(0) 205afcc4f2aSJiawei Lin ), uartParams), 2068b037849SYinan Xu beatBytes = 8 2078b037849SYinan Xu ))) 2088b037849SYinan Xu 2098b037849SYinan Xu peripheralNode := 2108b037849SYinan Xu AXI4UserYanker() := 2119d4d50e0SYinan Xu AXI4Deinterleaver(8) := 2128b037849SYinan Xu TLToAXI4() := 2138b037849SYinan Xu peripheralXbar 2148b037849SYinan Xu 2158b037849SYinan Xu val peripheral = InModuleBody { 2168b037849SYinan Xu peripheralNode.makeIOs() 2178b037849SYinan Xu } 2188b037849SYinan Xu 2198b037849SYinan Xu} 2208b037849SYinan Xu 2212225d46eSJiawei Linclass XSTop()(implicit p: Parameters) extends XSTopWithoutDMA 2222225d46eSJiawei Lin with HaveSlaveAXI4Port 2238b037849SYinan Xu 2242225d46eSJiawei Linclass XSTopWithoutDMA()(implicit p: Parameters) extends BaseXSSoc() 2258b037849SYinan Xu with HaveAXI4MemPort 2268b037849SYinan Xu with HaveAXI4PeripheralPort 2278b037849SYinan Xu{ 228afcc4f2aSJiawei Lin ResourceBinding { 229afcc4f2aSJiawei Lin val width = ResourceInt(2) 230afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 231afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 232afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 233afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 234afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 235afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 236afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 237afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 238afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 239afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 240afcc4f2aSJiawei Lin } 241afcc4f2aSJiawei Lin } 242afcc4f2aSJiawei Lin bindManagers(l3_xbar.asInstanceOf[TLNexusNode]) 243afcc4f2aSJiawei Lin bindManagers(peripheralXbar.asInstanceOf[TLNexusNode]) 244afcc4f2aSJiawei Lin } 2458b037849SYinan Xu 2462225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 2478b037849SYinan Xu 2482225d46eSJiawei Lin val core_with_l2 = soc.cores.map(coreParams => 2492225d46eSJiawei Lin LazyModule(new XSCoreWithL2()(p.alterPartial({ 2502225d46eSJiawei Lin case XSCoreParamsKey => coreParams 2512225d46eSJiawei Lin }))) 2522225d46eSJiawei Lin ) 2538b037849SYinan Xu 2548b037849SYinan Xu for (i <- 0 until NumCores) { 25594c92d92SYinan Xu peripheralXbar := TLBuffer() := core_with_l2(i).uncache 256*a1ea7f76SJiawei Lin l3_xbar := TLBuffer() := TLLogger(s"L3_L2_$i") := core_with_l2(i).memory_port 2578b037849SYinan Xu } 2588b037849SYinan Xu 259afcc4f2aSJiawei Lin val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8)) 2608b037849SYinan Xu clint.node := peripheralXbar 2618b037849SYinan Xu 262afcc4f2aSJiawei Lin val clintIntSinks = Array.fill(NumCores){ 263afcc4f2aSJiawei Lin val clintSink = LazyModule(new IntSinkNodeToModule(2)) 264afcc4f2aSJiawei Lin clintSink.sinkNode := clint.intnode 265afcc4f2aSJiawei Lin clintSink 266afcc4f2aSJiawei Lin } 267afcc4f2aSJiawei Lin 2682e3a956eSLinJiawei val fakeTreeNode = new GenericLogicalTreeNode 2692e3a956eSLinJiawei val beu = LazyModule( 2702e3a956eSLinJiawei new BusErrorUnit(new XSL1BusErrors(NumCores), BusErrorUnitParams(0x38010000), fakeTreeNode)) 2712e3a956eSLinJiawei beu.node := peripheralXbar 2722e3a956eSLinJiawei 273afcc4f2aSJiawei Lin class IntSinkNodeToModule(val sinks: Int)(implicit p: Parameters) extends LazyModule { 274afcc4f2aSJiawei Lin val sinkNode = IntSinkNode(IntSinkPortSimple(1, sinks)) 2752e3a956eSLinJiawei lazy val module = new LazyModuleImp(this){ 276afcc4f2aSJiawei Lin val out = IO(Output(Vec(sinks, Bool()))) 277afcc4f2aSJiawei Lin out.zip(sinkNode.in.head._1).foreach{ case (o, i) => o := i } 2782e3a956eSLinJiawei } 2792e3a956eSLinJiawei } 2802e3a956eSLinJiawei 281afcc4f2aSJiawei Lin class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule { 282afcc4f2aSJiawei Lin val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1)) 283afcc4f2aSJiawei Lin lazy val module = new LazyModuleImp(this){ 284afcc4f2aSJiawei Lin val in = IO(Input(Vec(num, Bool()))) 285afcc4f2aSJiawei Lin in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i } 286afcc4f2aSJiawei Lin } 287afcc4f2aSJiawei Lin } 288afcc4f2aSJiawei Lin 289afcc4f2aSJiawei Lin val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8)) 290afcc4f2aSJiawei Lin val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr)) 291afcc4f2aSJiawei Lin val plicIntSinks = Array.fill(NumCores){ 292afcc4f2aSJiawei Lin val plicSink = LazyModule(new IntSinkNodeToModule(1)) 293afcc4f2aSJiawei Lin plicSink.sinkNode := plic.intnode 294afcc4f2aSJiawei Lin plicSink 295afcc4f2aSJiawei Lin } 296afcc4f2aSJiawei Lin plic.intnode := beu.intNode 297afcc4f2aSJiawei Lin plic.intnode := plicSource.sourceNode 298afcc4f2aSJiawei Lin 299afcc4f2aSJiawei Lin plic.node := peripheralXbar 3008b037849SYinan Xu 301*a1ea7f76SJiawei Lin val l3cache = if(useFakeL3Cache) null else LazyModule(new HuanCun()(new Config((_, _, _) => { 302*a1ea7f76SJiawei Lin case HCCacheParamsKey => soc.L3CacheParams 303*a1ea7f76SJiawei Lin }))) 304*a1ea7f76SJiawei Lin 3059d5a2027SYinan Xu val l3Ignore = if (useFakeL3Cache) TLIgnoreNode() else null 3068b037849SYinan Xu 3079d5a2027SYinan Xu if (useFakeL3Cache) { 3089d5a2027SYinan Xu bankedNode :*= l3Ignore :*= l3_xbar 3099d5a2027SYinan Xu } 3109d5a2027SYinan Xu else { 311*a1ea7f76SJiawei Lin bankedNode :*= TLLogger("MEM_L3") :*= l3cache.node :*= BusPerfMonitor(enable = true) :*= TLBuffer() :*= l3_xbar 3129d5a2027SYinan Xu } 3138b037849SYinan Xu 314d4aca96cSlqre val debugModule = LazyModule(new DebugModule(NumCores)(p)) 315d4aca96cSlqre debugModule.debug.node := peripheralXbar 316d4aca96cSlqre val debugIntSink = LazyModule(new IntSinkNodeToModule(NumCores)) 317d4aca96cSlqre debugIntSink.sinkNode := debugModule.debug.dmOuter.dmOuter.intnode 318d4aca96cSlqre debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 319d4aca96cSlqre l3_xbar := TLBuffer() := TLWidthWidget(1) := sb2tl.node 3208b037849SYinan Xu } 3218b037849SYinan Xu 32294c92d92SYinan Xu lazy val module = new LazyRawModuleImp(this) { 323afcc4f2aSJiawei Lin ElaborationArtefacts.add("dts", dts) 3244f0a2459Swakafa ElaborationArtefacts.add("graphml", graphML) 3254f0a2459Swakafa ElaborationArtefacts.add("json", json) 3264f0a2459Swakafa ElaborationArtefacts.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 3274f0a2459Swakafa 3288b037849SYinan Xu val io = IO(new Bundle { 32994c92d92SYinan Xu val clock = Input(Bool()) 33094c92d92SYinan Xu val reset = Input(Bool()) 3318b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 3328b037849SYinan Xu // val meip = Input(Vec(NumCores, Bool())) 3332225d46eSJiawei Lin val ila = if(debugOpts.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None 334d4aca96cSlqre val systemjtag = new Bundle { 335d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 336d4aca96cSlqre val reset = Input(Bool()) // No reset allowed on top 337d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 338d4aca96cSlqre val part_number = Input(UInt(16.W)) 339d4aca96cSlqre val version = Input(UInt(4.W)) 340d4aca96cSlqre } 341d4aca96cSlqre // val resetCtrl = new ResetCtrlIO(NumCores)(p) 3428b037849SYinan Xu }) 34394c92d92SYinan Xu childClock := io.clock.asClock() 3448b037849SYinan Xu 34594c92d92SYinan Xu withClockAndReset(childClock, io.reset) { 3462225d46eSJiawei Lin val resetGen = Module(new ResetGen(1, !debugOpts.FPGAPlatform)) 34794c92d92SYinan Xu resetGen.suggestName("top_reset_gen") 348d4aca96cSlqre childReset := resetGen.io.out | debugModule.module.io.debugIO.ndreset 34994c92d92SYinan Xu } 35094c92d92SYinan Xu 35194c92d92SYinan Xu withClockAndReset(childClock, childReset) { 352afcc4f2aSJiawei Lin plicSource.module.in := io.extIntrs.asBools() 353c0bc1ee4SYinan Xu 3548b037849SYinan Xu for (i <- 0 until NumCores) { 3552225d46eSJiawei Lin val core_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform)) 35694c92d92SYinan Xu core_reset_gen.suggestName(s"core_${i}_reset_gen") 35794c92d92SYinan Xu core_with_l2(i).module.reset := core_reset_gen.io.out 3586c4d7a40SYinan Xu core_with_l2(i).module.io.hartId := i.U 359afcc4f2aSJiawei Lin core_with_l2(i).module.io.externalInterrupt.msip := clintIntSinks(i).module.out(0) 360afcc4f2aSJiawei Lin core_with_l2(i).module.io.externalInterrupt.mtip := clintIntSinks(i).module.out(1) 361afcc4f2aSJiawei Lin core_with_l2(i).module.io.externalInterrupt.meip := plicIntSinks(i).module.out(0) 362d4aca96cSlqre core_with_l2(i).module.io.externalInterrupt.debug := debugIntSink.module.out(i) 363c0bc1ee4SYinan Xu beu.module.io.errors.l1plus(i) := core_with_l2(i).module.io.l1plus_error 364c0bc1ee4SYinan Xu beu.module.io.errors.icache(i) := core_with_l2(i).module.io.icache_error 365c0bc1ee4SYinan Xu beu.module.io.errors.dcache(i) := core_with_l2(i).module.io.dcache_error 3668b037849SYinan Xu } 3678b037849SYinan Xu 3689d5a2027SYinan Xu if (!useFakeL3Cache) { 3692225d46eSJiawei Lin val l3_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform)) 37094c92d92SYinan Xu l3_reset_gen.suggestName("l3_reset_gen") 37194c92d92SYinan Xu l3cache.module.reset := l3_reset_gen.io.out 37294c92d92SYinan Xu } 373330595dfSJiawei Lin // TODO: wrap this in a module 374330595dfSJiawei Lin val freq = 100 375330595dfSJiawei Lin val cnt = RegInit(freq.U) 376330595dfSJiawei Lin val tick = cnt === 0.U 377330595dfSJiawei Lin cnt := Mux(tick, freq.U, cnt - 1.U) 378330595dfSJiawei Lin clint.module.io.rtcTick := tick 379d4aca96cSlqre 380d4aca96cSlqre debugModule.module.io.resetCtrl.hartIsInReset.foreach {x => x := childReset.asBool() } 381d4aca96cSlqre debugModule.module.io.clock := io.clock 382d4aca96cSlqre debugModule.module.io.reset := io.reset 383d4aca96cSlqre 384d4aca96cSlqre debugModule.module.io.debugIO.reset := io.systemjtag.reset // TODO: use synchronizer? 385d4aca96cSlqre debugModule.module.io.debugIO.clock := childClock 386d4aca96cSlqre debugModule.module.io.debugIO.dmactiveAck := debugModule.module.io.debugIO.dmactive // TODO: delay 3 cycles? 387d4aca96cSlqre // jtag connector 388d4aca96cSlqre debugModule.module.io.debugIO.systemjtag.foreach { x => 389d4aca96cSlqre x.jtag <> io.systemjtag.jtag 390d4aca96cSlqre x.reset := io.systemjtag.reset 391d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 392d4aca96cSlqre x.part_number := io.systemjtag.part_number 393d4aca96cSlqre x.version := io.systemjtag.version 394d4aca96cSlqre } 3958b037849SYinan Xu } 3968b037849SYinan Xu } 3979d5a2027SYinan Xu} 3988b037849SYinan Xu 399afcc4f2aSJiawei Linobject TopMain extends App with HasRocketChipStageUtils { 4008b037849SYinan Xu override def main(args: Array[String]): Unit = { 40145c767e3SLinJiawei val (config, firrtlOpts) = ArgParser.parse(args) 40245c767e3SLinJiawei XiangShanStage.execute(firrtlOpts, Seq( 4038b037849SYinan Xu ChiselGeneratorAnnotation(() => { 40445c767e3SLinJiawei val soc = LazyModule(new XSTop()(config)) 4058b037849SYinan Xu soc.module 4068b037849SYinan Xu }) 4078b037849SYinan Xu )) 408afcc4f2aSJiawei Lin ElaborationArtefacts.files.foreach{ case (extension, contents) => 409afcc4f2aSJiawei Lin writeOutputFile("./build", s"XSTop.${extension}", contents()) 410afcc4f2aSJiawei Lin } 4118b037849SYinan Xu } 4128b037849SYinan Xu} 413