xref: /XiangShan/src/main/scala/top/Top.scala (revision 935edac446654a1880ac0112b2380315b5368504)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
178b037849SYinan Xupackage top
188b037849SYinan Xu
198b037849SYinan Xuimport chisel3._
208b037849SYinan Xuimport chisel3.util._
218b037849SYinan Xuimport xiangshan._
2294c92d92SYinan Xuimport utils._
230d32f713Shappy-lximport huancun.PrefetchRecv
243c02ee8fSwakafaimport utility._
258b037849SYinan Xuimport system._
26d4aca96cSlqreimport device._
278b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation
282225d46eSJiawei Linimport chipsalliance.rocketchip.config._
298b037849SYinan Xuimport freechips.rocketchip.diplomacy._
308b037849SYinan Xuimport freechips.rocketchip.tilelink._
31d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO
320d32f713Shappy-lximport huancun.{HCCacheParamsKey, HuanCun, HCCacheParameters}
33d4aca96cSlqre
34afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule
35afcc4f2aSJiawei Lin  with BindingScope
36afcc4f2aSJiawei Lin{
3773be64b3SJiawei Lin  val misc = LazyModule(new SoCMisc())
38afcc4f2aSJiawei Lin  lazy val dts = DTS(bindingTree)
394f0a2459Swakafa  lazy val json = JSON(bindingTree)
408b037849SYinan Xu}
418b037849SYinan Xu
4273be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter
438b037849SYinan Xu{
44afcc4f2aSJiawei Lin  ResourceBinding {
45afcc4f2aSJiawei Lin    val width = ResourceInt(2)
46afcc4f2aSJiawei Lin    val model = "freechips,rocketchip-unknown"
47afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "model").bind(ResourceString(model))
48afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev"))
49afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc"))
50afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "width").bind(width)
51afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "width").bind(width)
52afcc4f2aSJiawei Lin    Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1))
53afcc4f2aSJiawei Lin    def bindManagers(xbar: TLNexusNode) = {
54afcc4f2aSJiawei Lin      ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager =>
55afcc4f2aSJiawei Lin        manager.resources.foreach(r => r.bind(manager.toResource))
56afcc4f2aSJiawei Lin      }
57afcc4f2aSJiawei Lin    }
5873be64b3SJiawei Lin    bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode])
5973be64b3SJiawei Lin    bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode])
60afcc4f2aSJiawei Lin  }
618b037849SYinan Xu
622225d46eSJiawei Lin  println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth")
638b037849SYinan Xu
6434ab1ae9SJiawei Lin  val core_with_l2 = tiles.map(coreParams =>
6573be64b3SJiawei Lin    LazyModule(new XSTile()(p.alterPartial({
662225d46eSJiawei Lin      case XSCoreParamsKey => coreParams
672225d46eSJiawei Lin    })))
682225d46eSJiawei Lin  )
698b037849SYinan Xu
7034ab1ae9SJiawei Lin  val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param =>
7134ab1ae9SJiawei Lin    LazyModule(new HuanCun()(new Config((_, _, _) => {
72d2b20d1aSTang Haojin      case HCCacheParamsKey => l3param.copy(hartIds = tiles.map(_.HartId))
7334ab1ae9SJiawei Lin    })))
7434ab1ae9SJiawei Lin  )
7534ab1ae9SJiawei Lin
760d32f713Shappy-lx  // recieve all prefetch req from cores
770d32f713Shappy-lx  val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{
780d32f713Shappy-lx    x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv)))
790d32f713Shappy-lx  }
800d32f713Shappy-lx
810d32f713Shappy-lx  val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match {
820d32f713Shappy-lx    case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv))
830d32f713Shappy-lx    case None => None
840d32f713Shappy-lx  }
850d32f713Shappy-lx
868b037849SYinan Xu  for (i <- 0 until NumCores) {
8773be64b3SJiawei Lin    core_with_l2(i).clint_int_sink := misc.clint.intnode
88b3d79b37SYinan Xu    core_with_l2(i).plic_int_sink :*= misc.plic.intnode
8973be64b3SJiawei Lin    core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode
90cac098b4SJiawei Lin    misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source
9173be64b3SJiawei Lin    misc.peripheral_ports(i) := core_with_l2(i).uncache
9273be64b3SJiawei Lin    misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port
930d32f713Shappy-lx    memblock_pf_recv_nodes(i).map(recv => {
940d32f713Shappy-lx      println(s"Connecting Core_${i}'s L1 pf source to L3!")
950d32f713Shappy-lx      recv := core_with_l2(i).core_l3_pf_port.get
960d32f713Shappy-lx    })
978b037849SYinan Xu  }
988b037849SYinan Xu
9934ab1ae9SJiawei Lin  l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar))
10038005240SJiawei Lin  l3cacheOpt.map(_.intnode.map(int => {
10138005240SJiawei Lin    misc.plic.intnode := IntBuffer() := int
10238005240SJiawei Lin  }))
10334ab1ae9SJiawei Lin
10434ab1ae9SJiawei Lin  val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){
10534ab1ae9SJiawei Lin    l3cacheOpt.get.rst_nodes.get
10634ab1ae9SJiawei Lin  } else {
1078a167be7SHaojin Tang    core_with_l2.map(_ => BundleBridgeSource(() => Reset()))
10834ab1ae9SJiawei Lin  }
10934ab1ae9SJiawei Lin
11034ab1ae9SJiawei Lin  core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({
11134ab1ae9SJiawei Lin    case (source, sink) =>  sink := source
11234ab1ae9SJiawei Lin  })
113a1ea7f76SJiawei Lin
1144f94c0c6SJiawei Lin  l3cacheOpt match {
1154f94c0c6SJiawei Lin    case Some(l3) =>
11614dc2851Swakafa      misc.l3_out :*= l3.node :*= misc.l3_banked_xbar
1170d32f713Shappy-lx      l3.pf_recv_node.map(recv => {
1180d32f713Shappy-lx        println("Connecting L1 prefetcher to L3!")
1190d32f713Shappy-lx        recv := l3_pf_sender_opt.get
1200d32f713Shappy-lx      })
12173be64b3SJiawei Lin    case None =>
1229d5a2027SYinan Xu  }
1238b037849SYinan Xu
124*935edac4STang Haojin  class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) {
125876196b7SMaxpicca-Li    FileRegisters.add("dts", dts)
126876196b7SMaxpicca-Li    FileRegisters.add("graphml", graphML)
127876196b7SMaxpicca-Li    FileRegisters.add("json", json)
128876196b7SMaxpicca-Li    FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader())
1294f0a2459Swakafa
13073be64b3SJiawei Lin    val dma = IO(Flipped(misc.dma.cloneType))
13173be64b3SJiawei Lin    val peripheral = IO(misc.peripheral.cloneType)
13273be64b3SJiawei Lin    val memory = IO(misc.memory.cloneType)
13373be64b3SJiawei Lin
13473be64b3SJiawei Lin    misc.dma <> dma
13573be64b3SJiawei Lin    peripheral <> misc.peripheral
13673be64b3SJiawei Lin    memory <> misc.memory
13773be64b3SJiawei Lin
1388b037849SYinan Xu    val io = IO(new Bundle {
13994c92d92SYinan Xu      val clock = Input(Bool())
14067ba96b4SYinan Xu      val reset = Input(AsyncReset())
14134ab1ae9SJiawei Lin      val sram_config = Input(UInt(16.W))
1428b037849SYinan Xu      val extIntrs = Input(UInt(NrExtIntr.W))
14334ab1ae9SJiawei Lin      val pll0_lock = Input(Bool())
14434ab1ae9SJiawei Lin      val pll0_ctrl = Output(Vec(6, UInt(32.W)))
145d4aca96cSlqre      val systemjtag = new Bundle {
146d4aca96cSlqre        val jtag = Flipped(new JTAGIO(hasTRSTn = false))
14767ba96b4SYinan Xu        val reset = Input(AsyncReset()) // No reset allowed on top
148d4aca96cSlqre        val mfr_id = Input(UInt(11.W))
149d4aca96cSlqre        val part_number = Input(UInt(16.W))
150d4aca96cSlqre        val version = Input(UInt(4.W))
151d4aca96cSlqre      }
15277bc15a2SYinan Xu      val debug_reset = Output(Bool())
1539e56439dSHazard      val rtc_clock = Input(Bool())
15498c71602SJiawei Lin      val cacheable_check = new TLPMAIO()
155b6900d94SYinan Xu      val riscv_halt = Output(Vec(NumCores, Bool()))
156c4b44470SGuokai Chen      val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W)))
1578b037849SYinan Xu    })
15867ba96b4SYinan Xu
15967ba96b4SYinan Xu    val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() }
16067ba96b4SYinan Xu    val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() }
16167ba96b4SYinan Xu
16277bc15a2SYinan Xu    // override LazyRawModuleImp's clock and reset
16377bc15a2SYinan Xu    childClock := io.clock.asClock
16467ba96b4SYinan Xu    childReset := reset_sync
16577bc15a2SYinan Xu
16677bc15a2SYinan Xu    // output
16777bc15a2SYinan Xu    io.debug_reset := misc.module.debug_module_io.debugIO.ndreset
16877bc15a2SYinan Xu
16977bc15a2SYinan Xu    // input
17008bf93ffSrvcoresjw    dontTouch(dma)
17108bf93ffSrvcoresjw    dontTouch(io)
17208bf93ffSrvcoresjw    dontTouch(peripheral)
17308bf93ffSrvcoresjw    dontTouch(memory)
17473be64b3SJiawei Lin    misc.module.ext_intrs := io.extIntrs
1759e56439dSHazard    misc.module.rtc_clock := io.rtc_clock
17634ab1ae9SJiawei Lin    misc.module.pll0_lock := io.pll0_lock
17798c71602SJiawei Lin    misc.module.cacheable_check <> io.cacheable_check
17834ab1ae9SJiawei Lin
17934ab1ae9SJiawei Lin    io.pll0_ctrl <> misc.module.pll0_ctrl
180c0bc1ee4SYinan Xu
18177bc15a2SYinan Xu    for ((core, i) <- core_with_l2.zipWithIndex) {
18277bc15a2SYinan Xu      core.module.io.hartId := i.U
183b6900d94SYinan Xu      io.riscv_halt(i) := core.module.io.cpu_halt
184c4b44470SGuokai Chen      core.module.io.reset_vector := io.riscv_rst_vec(i)
1858b037849SYinan Xu    }
1868b037849SYinan Xu
18734ab1ae9SJiawei Lin    if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){
18834ab1ae9SJiawei Lin      // tie off core soft reset
18934ab1ae9SJiawei Lin      for(node <- core_rst_nodes){
190*935edac4STang Haojin        node.out.head._1 := false.B.asAsyncReset
19134ab1ae9SJiawei Lin      }
19234ab1ae9SJiawei Lin    }
19334ab1ae9SJiawei Lin
19460ebee38STang Haojin    l3cacheOpt match {
19560ebee38STang Haojin      case Some(l3) =>
1960d32f713Shappy-lx        l3.pf_recv_node match {
1970d32f713Shappy-lx          case Some(recv) =>
1980d32f713Shappy-lx            l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR
1990d32f713Shappy-lx            for (i <- 0 until NumCores) {
2000d32f713Shappy-lx              when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) {
2010d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr
2020d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en
2030d32f713Shappy-lx              }
2040d32f713Shappy-lx            }
20560ebee38STang Haojin          case None =>
2060d32f713Shappy-lx        }
20760ebee38STang Haojin        l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr)
20860ebee38STang Haojin        core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match }
20960ebee38STang Haojin      case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B)
21060ebee38STang Haojin    }
2110d32f713Shappy-lx
21277bc15a2SYinan Xu    misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool)
21373be64b3SJiawei Lin    misc.module.debug_module_io.clock := io.clock
21467ba96b4SYinan Xu    misc.module.debug_module_io.reset := reset_sync
215d4aca96cSlqre
21667ba96b4SYinan Xu    misc.module.debug_module_io.debugIO.reset := misc.module.reset
21777bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.clock := io.clock.asClock
21877bc15a2SYinan Xu    // TODO: delay 3 cycles?
21977bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive
220d4aca96cSlqre    // jtag connector
22173be64b3SJiawei Lin    misc.module.debug_module_io.debugIO.systemjtag.foreach { x =>
222d4aca96cSlqre      x.jtag        <> io.systemjtag.jtag
22367ba96b4SYinan Xu      x.reset       := jtag_reset_sync
224d4aca96cSlqre      x.mfr_id      := io.systemjtag.mfr_id
225d4aca96cSlqre      x.part_number := io.systemjtag.part_number
226d4aca96cSlqre      x.version     := io.systemjtag.version
227d4aca96cSlqre    }
22877bc15a2SYinan Xu
22967ba96b4SYinan Xu    withClockAndReset(io.clock.asClock, reset_sync) {
23077bc15a2SYinan Xu      // Modules are reset one by one
23125cb35b6SJiawei Lin      // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores}
23225cb35b6SJiawei Lin      val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module))
23367ba96b4SYinan Xu      ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform)
2348b037849SYinan Xu    }
23577bc15a2SYinan Xu
2368b037849SYinan Xu  }
237*935edac4STang Haojin
238*935edac4STang Haojin  lazy val module = new XSTopImp(this)
2399d5a2027SYinan Xu}
2408b037849SYinan Xu
241*935edac4STang Haojinobject TopMain extends App {
2428b037849SYinan Xu  override def main(args: Array[String]): Unit = {
243b665b650STang Haojin    val (config, firrtlOpts, firrtlComplier, firtoolOpts) = ArgParser.parse(args)
24493610df3SMaxpicca-Li
24593610df3SMaxpicca-Li    // tools: init to close dpi-c when in fpga
24693610df3SMaxpicca-Li    val envInFPGA = config(DebugOptionsKey).FPGAPlatform
24762129679Swakafa    val enableChiselDB = config(DebugOptionsKey).EnableChiselDB
248047e34f9SMaxpicca-Li    val enableConstantin = config(DebugOptionsKey).EnableConstantin
249047e34f9SMaxpicca-Li    Constantin.init(enableConstantin && !envInFPGA)
25062129679Swakafa    ChiselDB.init(enableChiselDB && !envInFPGA)
25193610df3SMaxpicca-Li
2526564f24dSJiawei Lin    val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config)
253b665b650STang Haojin    Generator.execute(firrtlOpts, soc.module, firrtlComplier, firtoolOpts)
254876196b7SMaxpicca-Li    FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.")
2558b037849SYinan Xu  }
2568b037849SYinan Xu}
257