xref: /XiangShan/src/main/scala/top/Top.scala (revision 720dd6218ef4045360a23b552db1137cbb6e6e59)
1c6d43980SLemover/***************************************************************************************
22993c5ecSHaojin Tang* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
32993c5ecSHaojin Tang* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover*
6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover*
11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover*
15c6d43980SLemover* See the Mulan PSL v2 for more details.
16c6d43980SLemover***************************************************************************************/
17c6d43980SLemover
188b037849SYinan Xupackage top
198b037849SYinan Xu
208b037849SYinan Xuimport chisel3._
218b037849SYinan Xuimport chisel3.util._
222993c5ecSHaojin Tangimport chisel3.experimental.dataview._
232316cea8SJiuyue Maimport difftest.DifftestModule
248b037849SYinan Xuimport xiangshan._
2594c92d92SYinan Xuimport utils._
269672f0b7Swakafaimport huancun.{HCCacheParameters, HCCacheParamsKey, HuanCun, PrefetchRecv, TPmetaResp}
274b40434cSzhanglinjuanimport coupledL2.EnableCHI
2878a8cd25Szhanglinjuanimport openLLC.DummyLLC
293c02ee8fSwakafaimport utility._
308b037849SYinan Xuimport system._
31d4aca96cSlqreimport device._
328b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation
338891a219SYinan Xuimport org.chipsalliance.cde.config._
348b037849SYinan Xuimport freechips.rocketchip.diplomacy._
354daa5bf3SYangyu Chenimport freechips.rocketchip.tile._
368b037849SYinan Xuimport freechips.rocketchip.tilelink._
374b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._
38d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO
39a5b77de4STang Haojinimport chisel3.experimental.{annotate, ChiselAnnotation}
40a5b77de4STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation
41d4aca96cSlqre
42afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule
43afcc4f2aSJiawei Lin  with BindingScope
44afcc4f2aSJiawei Lin{
454b40434cSzhanglinjuan  // val misc = LazyModule(new SoCMisc())
46afcc4f2aSJiawei Lin  lazy val dts = DTS(bindingTree)
474f0a2459Swakafa  lazy val json = JSON(bindingTree)
488b037849SYinan Xu}
498b037849SYinan Xu
5073be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter
518b037849SYinan Xu{
524b40434cSzhanglinjuan  val nocMisc = if (enableCHI) Some(LazyModule(new MemMisc())) else None
534b40434cSzhanglinjuan  val socMisc = if (!enableCHI) Some(LazyModule(new SoCMisc())) else None
544b40434cSzhanglinjuan  val misc: MemMisc = if (enableCHI) nocMisc.get else socMisc.get
554b40434cSzhanglinjuan
56afcc4f2aSJiawei Lin  ResourceBinding {
57afcc4f2aSJiawei Lin    val width = ResourceInt(2)
58afcc4f2aSJiawei Lin    val model = "freechips,rocketchip-unknown"
59afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "model").bind(ResourceString(model))
60afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev"))
61afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc"))
62afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "width").bind(width)
63afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "width").bind(width)
64afcc4f2aSJiawei Lin    Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1))
65afcc4f2aSJiawei Lin    def bindManagers(xbar: TLNexusNode) = {
66afcc4f2aSJiawei Lin      ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager =>
67afcc4f2aSJiawei Lin        manager.resources.foreach(r => r.bind(manager.toResource))
68afcc4f2aSJiawei Lin      }
69afcc4f2aSJiawei Lin    }
7078a8cd25Szhanglinjuan    if (!enableCHI) {
711bf9a05aSzhanglinjuan      bindManagers(misc.l3_xbar.get.asInstanceOf[TLNexusNode])
7278a8cd25Szhanglinjuan      bindManagers(misc.peripheralXbar.get.asInstanceOf[TLNexusNode])
7378a8cd25Szhanglinjuan    }
74afcc4f2aSJiawei Lin  }
758b037849SYinan Xu
762225d46eSJiawei Lin  println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth")
778b037849SYinan Xu
7834ab1ae9SJiawei Lin  val core_with_l2 = tiles.map(coreParams =>
7973be64b3SJiawei Lin    LazyModule(new XSTile()(p.alterPartial({
802225d46eSJiawei Lin      case XSCoreParamsKey => coreParams
812225d46eSJiawei Lin    })))
822225d46eSJiawei Lin  )
838b037849SYinan Xu
8434ab1ae9SJiawei Lin  val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param =>
8534ab1ae9SJiawei Lin    LazyModule(new HuanCun()(new Config((_, _, _) => {
8634f38695STang Haojin      case HCCacheParamsKey => l3param.copy(
8734f38695STang Haojin        hartIds = tiles.map(_.HartId),
8834f38695STang Haojin        FPGAPlatform = debugOpts.FPGAPlatform
8934f38695STang Haojin      )
904daa5bf3SYangyu Chen      case MaxHartIdBits => p(MaxHartIdBits)
9134ab1ae9SJiawei Lin    })))
9234ab1ae9SJiawei Lin  )
9334ab1ae9SJiawei Lin
9478a8cd25Szhanglinjuan  val chi_dummyllc_opt = Option.when(enableCHI)(LazyModule(new DummyLLC(numRNs = NumCores)(p)))
9578a8cd25Szhanglinjuan
9678a8cd25Szhanglinjuan  // receive all prefetch req from cores
970d32f713Shappy-lx  val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{
980d32f713Shappy-lx    x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv)))
990d32f713Shappy-lx  }
1000d32f713Shappy-lx
1010d32f713Shappy-lx  val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match {
1020d32f713Shappy-lx    case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv))
1030d32f713Shappy-lx    case None => None
1040d32f713Shappy-lx  }
1050d32f713Shappy-lx
1068b037849SYinan Xu  for (i <- 0 until NumCores) {
1074e12f40bSzhanglinjuan    core_with_l2(i).clint_int_node := misc.clint.intnode
1084e12f40bSzhanglinjuan    core_with_l2(i).plic_int_node :*= misc.plic.intnode
1094e12f40bSzhanglinjuan    core_with_l2(i).debug_int_node := misc.debugModule.debug.dmOuter.dmOuter.intnode
110cac098b4SJiawei Lin    misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source
1114b40434cSzhanglinjuan    if (!enableCHI) {
11278a8cd25Szhanglinjuan      misc.peripheral_ports.get(i) := core_with_l2(i).tl_uncache
1134b40434cSzhanglinjuan    }
11478a8cd25Szhanglinjuan    core_with_l2(i).memory_port.foreach(port => (misc.core_to_l3_ports.get)(i) :=* port)
1150d32f713Shappy-lx    memblock_pf_recv_nodes(i).map(recv => {
1160d32f713Shappy-lx      println(s"Connecting Core_${i}'s L1 pf source to L3!")
1170d32f713Shappy-lx      recv := core_with_l2(i).core_l3_pf_port.get
1180d32f713Shappy-lx    })
1198b037849SYinan Xu  }
1208b037849SYinan Xu
12178a8cd25Szhanglinjuan  l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar.get))
12238005240SJiawei Lin  l3cacheOpt.map(_.intnode.map(int => {
12338005240SJiawei Lin    misc.plic.intnode := IntBuffer() := int
12438005240SJiawei Lin  }))
12534ab1ae9SJiawei Lin
12634ab1ae9SJiawei Lin  val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){
12734ab1ae9SJiawei Lin    l3cacheOpt.get.rst_nodes.get
12834ab1ae9SJiawei Lin  } else {
1298a167be7SHaojin Tang    core_with_l2.map(_ => BundleBridgeSource(() => Reset()))
13034ab1ae9SJiawei Lin  }
13134ab1ae9SJiawei Lin
13234ab1ae9SJiawei Lin  core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({
13334ab1ae9SJiawei Lin    case (source, sink) =>  sink := source
13434ab1ae9SJiawei Lin  })
135a1ea7f76SJiawei Lin
1364f94c0c6SJiawei Lin  l3cacheOpt match {
1374f94c0c6SJiawei Lin    case Some(l3) =>
1381bf9a05aSzhanglinjuan      misc.l3_out :*= l3.node :*= misc.l3_banked_xbar.get
1390d32f713Shappy-lx      l3.pf_recv_node.map(recv => {
1400d32f713Shappy-lx        println("Connecting L1 prefetcher to L3!")
1410d32f713Shappy-lx        recv := l3_pf_sender_opt.get
1420d32f713Shappy-lx      })
1439672f0b7Swakafa      l3.tpmeta_recv_node.foreach(recv => {
1449672f0b7Swakafa        for ((core, i) <- core_with_l2.zipWithIndex) {
1459672f0b7Swakafa          println(s"Connecting core_$i\'s L2 TPmeta request to L3!")
1469672f0b7Swakafa          recv := core.core_l3_tpmeta_source_port.get
1479672f0b7Swakafa        }
1489672f0b7Swakafa      })
1499672f0b7Swakafa      l3.tpmeta_send_node.foreach(send => {
1509672f0b7Swakafa        val broadcast = LazyModule(new ValidIOBroadcast[TPmetaResp]())
1519672f0b7Swakafa        broadcast.node := send
1529672f0b7Swakafa        for ((core, i) <- core_with_l2.zipWithIndex) {
1539672f0b7Swakafa          println(s"Connecting core_$i\'s L2 TPmeta response to L3!")
1549672f0b7Swakafa          core.core_l3_tpmeta_sink_port.get := broadcast.node
1559672f0b7Swakafa        }
1569672f0b7Swakafa      })
15773be64b3SJiawei Lin    case None =>
1589d5a2027SYinan Xu  }
1598b037849SYinan Xu
16078a8cd25Szhanglinjuan  chi_dummyllc_opt match {
16178a8cd25Szhanglinjuan    case Some(llc) =>
1621bf9a05aSzhanglinjuan      misc.soc_xbar.get := llc.axi4node
16378a8cd25Szhanglinjuan    case None =>
16478a8cd25Szhanglinjuan  }
16578a8cd25Szhanglinjuan
166935edac4STang Haojin  class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) {
167a5b77de4STang Haojin    soc.XSTopPrefix.foreach { prefix =>
168a5b77de4STang Haojin      val mod = this.toNamed
169a5b77de4STang Haojin      annotate(new ChiselAnnotation {
170a5b77de4STang Haojin        def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true)
171a5b77de4STang Haojin      })
172a5b77de4STang Haojin    }
173a5b77de4STang Haojin
174876196b7SMaxpicca-Li    FileRegisters.add("dts", dts)
175876196b7SMaxpicca-Li    FileRegisters.add("graphml", graphML)
176876196b7SMaxpicca-Li    FileRegisters.add("json", json)
177876196b7SMaxpicca-Li    FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader())
1784f0a2459Swakafa
1792993c5ecSHaojin Tang    val dma = socMisc.map(m => IO(Flipped(new VerilogAXI4Record(m.dma.elts.head.params))))
1801bf9a05aSzhanglinjuan    val peripheral = IO(new VerilogAXI4Record(misc.peripheral.elts.head.params))
1812993c5ecSHaojin Tang    val memory = IO(new VerilogAXI4Record(misc.memory.elts.head.params))
18273be64b3SJiawei Lin
1834b40434cSzhanglinjuan    socMisc match {
1844b40434cSzhanglinjuan      case Some(m) =>
1852993c5ecSHaojin Tang        m.dma.elements.head._2 <> dma.get.viewAs[AXI4Bundle]
1864b40434cSzhanglinjuan        dontTouch(dma.get)
1874b40434cSzhanglinjuan      case None =>
1884b40434cSzhanglinjuan    }
1894b40434cSzhanglinjuan
1902993c5ecSHaojin Tang    memory.viewAs[AXI4Bundle] <> misc.memory.elements.head._2
19178a8cd25Szhanglinjuan    peripheral.viewAs[AXI4Bundle] <> misc.peripheral.elements.head._2
19273be64b3SJiawei Lin
1938b037849SYinan Xu    val io = IO(new Bundle {
19494c92d92SYinan Xu      val clock = Input(Bool())
19567ba96b4SYinan Xu      val reset = Input(AsyncReset())
19634ab1ae9SJiawei Lin      val sram_config = Input(UInt(16.W))
1978b037849SYinan Xu      val extIntrs = Input(UInt(NrExtIntr.W))
19834ab1ae9SJiawei Lin      val pll0_lock = Input(Bool())
19934ab1ae9SJiawei Lin      val pll0_ctrl = Output(Vec(6, UInt(32.W)))
200d4aca96cSlqre      val systemjtag = new Bundle {
201d4aca96cSlqre        val jtag = Flipped(new JTAGIO(hasTRSTn = false))
20267ba96b4SYinan Xu        val reset = Input(AsyncReset()) // No reset allowed on top
203d4aca96cSlqre        val mfr_id = Input(UInt(11.W))
204d4aca96cSlqre        val part_number = Input(UInt(16.W))
205d4aca96cSlqre        val version = Input(UInt(4.W))
206d4aca96cSlqre      }
20777bc15a2SYinan Xu      val debug_reset = Output(Bool())
2089e56439dSHazard      val rtc_clock = Input(Bool())
20998c71602SJiawei Lin      val cacheable_check = new TLPMAIO()
210b6900d94SYinan Xu      val riscv_halt = Output(Vec(NumCores, Bool()))
211c4b44470SGuokai Chen      val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W)))
2128b037849SYinan Xu    })
21367ba96b4SYinan Xu
21467ba96b4SYinan Xu    val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() }
21567ba96b4SYinan Xu    val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() }
21667ba96b4SYinan Xu
21777bc15a2SYinan Xu    // override LazyRawModuleImp's clock and reset
21877bc15a2SYinan Xu    childClock := io.clock.asClock
21967ba96b4SYinan Xu    childReset := reset_sync
22077bc15a2SYinan Xu
22177bc15a2SYinan Xu    // output
22277bc15a2SYinan Xu    io.debug_reset := misc.module.debug_module_io.debugIO.ndreset
22377bc15a2SYinan Xu
22477bc15a2SYinan Xu    // input
22508bf93ffSrvcoresjw    dontTouch(io)
22608bf93ffSrvcoresjw    dontTouch(memory)
22773be64b3SJiawei Lin    misc.module.ext_intrs := io.extIntrs
2289e56439dSHazard    misc.module.rtc_clock := io.rtc_clock
22934ab1ae9SJiawei Lin    misc.module.pll0_lock := io.pll0_lock
23098c71602SJiawei Lin    misc.module.cacheable_check <> io.cacheable_check
23134ab1ae9SJiawei Lin
23234ab1ae9SJiawei Lin    io.pll0_ctrl <> misc.module.pll0_ctrl
233c0bc1ee4SYinan Xu
23477bc15a2SYinan Xu    for ((core, i) <- core_with_l2.zipWithIndex) {
23577bc15a2SYinan Xu      core.module.io.hartId := i.U
236b6900d94SYinan Xu      io.riscv_halt(i) := core.module.io.cpu_halt
237c4b44470SGuokai Chen      core.module.io.reset_vector := io.riscv_rst_vec(i)
23878a8cd25Szhanglinjuan      chi_dummyllc_opt.foreach { case llc =>
23978a8cd25Szhanglinjuan        llc.module.io.rn(i) <> core.module.io.chi.get
24078a8cd25Szhanglinjuan        core.module.io.nodeID.get := i.U // TODO
24178a8cd25Szhanglinjuan      }
2428b037849SYinan Xu    }
2438b037849SYinan Xu
24434ab1ae9SJiawei Lin    if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){
24534ab1ae9SJiawei Lin      // tie off core soft reset
24634ab1ae9SJiawei Lin      for(node <- core_rst_nodes){
247935edac4STang Haojin        node.out.head._1 := false.B.asAsyncReset
24834ab1ae9SJiawei Lin      }
24934ab1ae9SJiawei Lin    }
25034ab1ae9SJiawei Lin
25160ebee38STang Haojin    l3cacheOpt match {
25260ebee38STang Haojin      case Some(l3) =>
2530d32f713Shappy-lx        l3.pf_recv_node match {
2540d32f713Shappy-lx          case Some(recv) =>
2550d32f713Shappy-lx            l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR
2560d32f713Shappy-lx            for (i <- 0 until NumCores) {
2570d32f713Shappy-lx              when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) {
2580d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr
2590d32f713Shappy-lx                l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en
2600d32f713Shappy-lx              }
2610d32f713Shappy-lx            }
26260ebee38STang Haojin          case None =>
2630d32f713Shappy-lx        }
26460ebee38STang Haojin        l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr)
26560ebee38STang Haojin        core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match }
26660ebee38STang Haojin      case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B)
26760ebee38STang Haojin    }
2680d32f713Shappy-lx
2694b40434cSzhanglinjuan    core_with_l2.foreach { case tile =>
2704b40434cSzhanglinjuan      tile.module.io.nodeID.foreach { case nodeID =>
2714b40434cSzhanglinjuan        nodeID := DontCare
2724b40434cSzhanglinjuan        dontTouch(nodeID)
2734b40434cSzhanglinjuan      }
2744b40434cSzhanglinjuan    }
2754b40434cSzhanglinjuan
27677bc15a2SYinan Xu    misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool)
27773be64b3SJiawei Lin    misc.module.debug_module_io.clock := io.clock
27867ba96b4SYinan Xu    misc.module.debug_module_io.reset := reset_sync
279d4aca96cSlqre
28067ba96b4SYinan Xu    misc.module.debug_module_io.debugIO.reset := misc.module.reset
28177bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.clock := io.clock.asClock
28277bc15a2SYinan Xu    // TODO: delay 3 cycles?
28377bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive
284d4aca96cSlqre    // jtag connector
28573be64b3SJiawei Lin    misc.module.debug_module_io.debugIO.systemjtag.foreach { x =>
286d4aca96cSlqre      x.jtag        <> io.systemjtag.jtag
28767ba96b4SYinan Xu      x.reset       := jtag_reset_sync
288d4aca96cSlqre      x.mfr_id      := io.systemjtag.mfr_id
289d4aca96cSlqre      x.part_number := io.systemjtag.part_number
290d4aca96cSlqre      x.version     := io.systemjtag.version
291d4aca96cSlqre    }
29277bc15a2SYinan Xu
29367ba96b4SYinan Xu    withClockAndReset(io.clock.asClock, reset_sync) {
29477bc15a2SYinan Xu      // Modules are reset one by one
29525cb35b6SJiawei Lin      // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores}
29625cb35b6SJiawei Lin      val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module))
2979eee369fSKamimiao      ResetGen(resetChain, reset_sync, !debugOpts.ResetGen)
2988b037849SYinan Xu    }
29977bc15a2SYinan Xu
3008b037849SYinan Xu  }
301935edac4STang Haojin
302935edac4STang Haojin  lazy val module = new XSTopImp(this)
3039d5a2027SYinan Xu}
3048b037849SYinan Xu
305935edac4STang Haojinobject TopMain extends App {
30651e45dbbSTang Haojin  val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args)
30793610df3SMaxpicca-Li
30893610df3SMaxpicca-Li  // tools: init to close dpi-c when in fpga
30993610df3SMaxpicca-Li  val envInFPGA = config(DebugOptionsKey).FPGAPlatform
3102316cea8SJiuyue Ma  val enableDifftest = config(DebugOptionsKey).EnableDifftest
31162129679Swakafa  val enableChiselDB = config(DebugOptionsKey).EnableChiselDB
312047e34f9SMaxpicca-Li  val enableConstantin = config(DebugOptionsKey).EnableConstantin
313047e34f9SMaxpicca-Li  Constantin.init(enableConstantin && !envInFPGA)
31462129679Swakafa  ChiselDB.init(enableChiselDB && !envInFPGA)
31593610df3SMaxpicca-Li
316*720dd621STang Haojin  val soc = if (config(SoCParamsKey).UseXSNoCTop)
317*720dd621STang Haojin    DisableMonitors(p => LazyModule(new XSNoCTop()(p)))(config)
318*720dd621STang Haojin  else
319*720dd621STang Haojin    DisableMonitors(p => LazyModule(new XSTop()(p)))(config)
320*720dd621STang Haojin
32151e45dbbSTang Haojin  Generator.execute(firrtlOpts, soc.module, firtoolOpts)
3222316cea8SJiuyue Ma
3232316cea8SJiuyue Ma  // generate difftest bundles (w/o DifftestTopIO)
3242316cea8SJiuyue Ma  if (enableDifftest) {
3252316cea8SJiuyue Ma    DifftestModule.finish("XiangShan", false)
3262316cea8SJiuyue Ma  }
3272316cea8SJiuyue Ma
328876196b7SMaxpicca-Li  FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.")
3298b037849SYinan Xu}
330