1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178b037849SYinan Xupackage top 188b037849SYinan Xu 198b037849SYinan Xuimport chisel3._ 208b037849SYinan Xuimport chisel3.util._ 218b037849SYinan Xuimport xiangshan._ 2294c92d92SYinan Xuimport utils._ 230d32f713Shappy-lximport huancun.PrefetchRecv 243c02ee8fSwakafaimport utility._ 258b037849SYinan Xuimport system._ 26d4aca96cSlqreimport device._ 278b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 282225d46eSJiawei Linimport chipsalliance.rocketchip.config._ 298b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 308b037849SYinan Xuimport freechips.rocketchip.tilelink._ 31d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 32876196b7SMaxpicca-Liimport freechips.rocketchip.util.{HasRocketChipStageUtils, UIntToOH1} 330d32f713Shappy-lximport huancun.{HCCacheParamsKey, HuanCun, HCCacheParameters} 34d4aca96cSlqre 35afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 36afcc4f2aSJiawei Lin with BindingScope 37afcc4f2aSJiawei Lin{ 3873be64b3SJiawei Lin val misc = LazyModule(new SoCMisc()) 39afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 404f0a2459Swakafa lazy val json = JSON(bindingTree) 418b037849SYinan Xu} 428b037849SYinan Xu 4373be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 448b037849SYinan Xu{ 45afcc4f2aSJiawei Lin ResourceBinding { 46afcc4f2aSJiawei Lin val width = ResourceInt(2) 47afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 48afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 49afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 50afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 51afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 52afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 53afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 54afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 55afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 56afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 57afcc4f2aSJiawei Lin } 58afcc4f2aSJiawei Lin } 5973be64b3SJiawei Lin bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 6073be64b3SJiawei Lin bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 61afcc4f2aSJiawei Lin } 628b037849SYinan Xu 632225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 648b037849SYinan Xu 6534ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 6673be64b3SJiawei Lin LazyModule(new XSTile()(p.alterPartial({ 672225d46eSJiawei Lin case XSCoreParamsKey => coreParams 682225d46eSJiawei Lin }))) 692225d46eSJiawei Lin ) 708b037849SYinan Xu 7134ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 7234ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 73d2b20d1aSTang Haojin case HCCacheParamsKey => l3param.copy(hartIds = tiles.map(_.HartId)) 7434ab1ae9SJiawei Lin }))) 7534ab1ae9SJiawei Lin ) 7634ab1ae9SJiawei Lin 770d32f713Shappy-lx // recieve all prefetch req from cores 780d32f713Shappy-lx val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{ 790d32f713Shappy-lx x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv))) 800d32f713Shappy-lx } 810d32f713Shappy-lx 820d32f713Shappy-lx val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match { 830d32f713Shappy-lx case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv)) 840d32f713Shappy-lx case None => None 850d32f713Shappy-lx } 860d32f713Shappy-lx 878b037849SYinan Xu for (i <- 0 until NumCores) { 8873be64b3SJiawei Lin core_with_l2(i).clint_int_sink := misc.clint.intnode 89b3d79b37SYinan Xu core_with_l2(i).plic_int_sink :*= misc.plic.intnode 9073be64b3SJiawei Lin core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode 91cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 9273be64b3SJiawei Lin misc.peripheral_ports(i) := core_with_l2(i).uncache 9373be64b3SJiawei Lin misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port 940d32f713Shappy-lx memblock_pf_recv_nodes(i).map(recv => { 950d32f713Shappy-lx println(s"Connecting Core_${i}'s L1 pf source to L3!") 960d32f713Shappy-lx recv := core_with_l2(i).core_l3_pf_port.get 970d32f713Shappy-lx }) 988b037849SYinan Xu } 998b037849SYinan Xu 10034ab1ae9SJiawei Lin l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 10138005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 10238005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 10338005240SJiawei Lin })) 10434ab1ae9SJiawei Lin 10534ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 10634ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 10734ab1ae9SJiawei Lin } else { 1088a167be7SHaojin Tang core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 10934ab1ae9SJiawei Lin } 11034ab1ae9SJiawei Lin 11134ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 11234ab1ae9SJiawei Lin case (source, sink) => sink := source 11334ab1ae9SJiawei Lin }) 114a1ea7f76SJiawei Lin 1154f94c0c6SJiawei Lin l3cacheOpt match { 1164f94c0c6SJiawei Lin case Some(l3) => 11714dc2851Swakafa misc.l3_out :*= l3.node :*= misc.l3_banked_xbar 1180d32f713Shappy-lx l3.pf_recv_node.map(recv => { 1190d32f713Shappy-lx println("Connecting L1 prefetcher to L3!") 1200d32f713Shappy-lx recv := l3_pf_sender_opt.get 1210d32f713Shappy-lx }) 12273be64b3SJiawei Lin case None => 1239d5a2027SYinan Xu } 1248b037849SYinan Xu 12594c92d92SYinan Xu lazy val module = new LazyRawModuleImp(this) { 126876196b7SMaxpicca-Li FileRegisters.add("dts", dts) 127876196b7SMaxpicca-Li FileRegisters.add("graphml", graphML) 128876196b7SMaxpicca-Li FileRegisters.add("json", json) 129876196b7SMaxpicca-Li FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 1304f0a2459Swakafa 13173be64b3SJiawei Lin val dma = IO(Flipped(misc.dma.cloneType)) 13273be64b3SJiawei Lin val peripheral = IO(misc.peripheral.cloneType) 13373be64b3SJiawei Lin val memory = IO(misc.memory.cloneType) 13473be64b3SJiawei Lin 13573be64b3SJiawei Lin misc.dma <> dma 13673be64b3SJiawei Lin peripheral <> misc.peripheral 13773be64b3SJiawei Lin memory <> misc.memory 13873be64b3SJiawei Lin 1398b037849SYinan Xu val io = IO(new Bundle { 14094c92d92SYinan Xu val clock = Input(Bool()) 14167ba96b4SYinan Xu val reset = Input(AsyncReset()) 14234ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 1438b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 14434ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 14534ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 146d4aca96cSlqre val systemjtag = new Bundle { 147d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 14867ba96b4SYinan Xu val reset = Input(AsyncReset()) // No reset allowed on top 149d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 150d4aca96cSlqre val part_number = Input(UInt(16.W)) 151d4aca96cSlqre val version = Input(UInt(4.W)) 152d4aca96cSlqre } 15377bc15a2SYinan Xu val debug_reset = Output(Bool()) 1549e56439dSHazard val rtc_clock = Input(Bool()) 15598c71602SJiawei Lin val cacheable_check = new TLPMAIO() 156b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 157c4b44470SGuokai Chen val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W))) 1588b037849SYinan Xu }) 15967ba96b4SYinan Xu 16067ba96b4SYinan Xu val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() } 16167ba96b4SYinan Xu val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() } 16267ba96b4SYinan Xu 16377bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 16477bc15a2SYinan Xu childClock := io.clock.asClock 16567ba96b4SYinan Xu childReset := reset_sync 16677bc15a2SYinan Xu 16777bc15a2SYinan Xu // output 16877bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 16977bc15a2SYinan Xu 17077bc15a2SYinan Xu // input 17108bf93ffSrvcoresjw dontTouch(dma) 17208bf93ffSrvcoresjw dontTouch(io) 17308bf93ffSrvcoresjw dontTouch(peripheral) 17408bf93ffSrvcoresjw dontTouch(memory) 17573be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 1769e56439dSHazard misc.module.rtc_clock := io.rtc_clock 17734ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 17898c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 17934ab1ae9SJiawei Lin 18034ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 181c0bc1ee4SYinan Xu 18277bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 18377bc15a2SYinan Xu core.module.io.hartId := i.U 184b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 185c4b44470SGuokai Chen core.module.io.reset_vector := io.riscv_rst_vec(i) 1868b037849SYinan Xu } 1878b037849SYinan Xu 18834ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 18934ab1ae9SJiawei Lin // tie off core soft reset 19034ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 19167ba96b4SYinan Xu node.out.head._1 := false.B.asAsyncReset() 19234ab1ae9SJiawei Lin } 19334ab1ae9SJiawei Lin } 19434ab1ae9SJiawei Lin 195*60ebee38STang Haojin l3cacheOpt match { 196*60ebee38STang Haojin case Some(l3) => 1970d32f713Shappy-lx l3.pf_recv_node match { 1980d32f713Shappy-lx case Some(recv) => 1990d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR 2000d32f713Shappy-lx for (i <- 0 until NumCores) { 2010d32f713Shappy-lx when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) { 2020d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr 2030d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en 2040d32f713Shappy-lx } 2050d32f713Shappy-lx } 206*60ebee38STang Haojin case None => 2070d32f713Shappy-lx } 208*60ebee38STang Haojin l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr) 209*60ebee38STang Haojin core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match } 210*60ebee38STang Haojin case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B) 211*60ebee38STang Haojin } 2120d32f713Shappy-lx 21377bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 21473be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 21567ba96b4SYinan Xu misc.module.debug_module_io.reset := reset_sync 216d4aca96cSlqre 21767ba96b4SYinan Xu misc.module.debug_module_io.debugIO.reset := misc.module.reset 21877bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 21977bc15a2SYinan Xu // TODO: delay 3 cycles? 22077bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 221d4aca96cSlqre // jtag connector 22273be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 223d4aca96cSlqre x.jtag <> io.systemjtag.jtag 22467ba96b4SYinan Xu x.reset := jtag_reset_sync 225d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 226d4aca96cSlqre x.part_number := io.systemjtag.part_number 227d4aca96cSlqre x.version := io.systemjtag.version 228d4aca96cSlqre } 22977bc15a2SYinan Xu 23067ba96b4SYinan Xu withClockAndReset(io.clock.asClock, reset_sync) { 23177bc15a2SYinan Xu // Modules are reset one by one 23225cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 23325cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 23467ba96b4SYinan Xu ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform) 2358b037849SYinan Xu } 23677bc15a2SYinan Xu 2378b037849SYinan Xu } 2389d5a2027SYinan Xu} 2398b037849SYinan Xu 240afcc4f2aSJiawei Linobject TopMain extends App with HasRocketChipStageUtils { 2418b037849SYinan Xu override def main(args: Array[String]): Unit = { 242b665b650STang Haojin val (config, firrtlOpts, firrtlComplier, firtoolOpts) = ArgParser.parse(args) 24393610df3SMaxpicca-Li 24493610df3SMaxpicca-Li // tools: init to close dpi-c when in fpga 24593610df3SMaxpicca-Li val envInFPGA = config(DebugOptionsKey).FPGAPlatform 24662129679Swakafa val enableChiselDB = config(DebugOptionsKey).EnableChiselDB 247047e34f9SMaxpicca-Li val enableConstantin = config(DebugOptionsKey).EnableConstantin 248047e34f9SMaxpicca-Li Constantin.init(enableConstantin && !envInFPGA) 24962129679Swakafa ChiselDB.init(enableChiselDB && !envInFPGA) 25093610df3SMaxpicca-Li 2516564f24dSJiawei Lin val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 252b665b650STang Haojin Generator.execute(firrtlOpts, soc.module, firrtlComplier, firtoolOpts) 253876196b7SMaxpicca-Li FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.") 2548b037849SYinan Xu } 2558b037849SYinan Xu} 256