1c6d43980SLemover/*************************************************************************************** 22993c5ecSHaojin Tang* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 32993c5ecSHaojin Tang* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover* 6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover* 11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover* 15c6d43980SLemover* See the Mulan PSL v2 for more details. 16c6d43980SLemover***************************************************************************************/ 17c6d43980SLemover 188b037849SYinan Xupackage top 198b037849SYinan Xu 208b037849SYinan Xuimport chisel3._ 218b037849SYinan Xuimport chisel3.util._ 222993c5ecSHaojin Tangimport chisel3.experimental.dataview._ 232316cea8SJiuyue Maimport difftest.DifftestModule 248b037849SYinan Xuimport xiangshan._ 2594c92d92SYinan Xuimport utils._ 269672f0b7Swakafaimport huancun.{HCCacheParameters, HCCacheParamsKey, HuanCun, PrefetchRecv, TPmetaResp} 274b40434cSzhanglinjuanimport coupledL2.EnableCHI 28*5c060727Ssumailyycimport coupledL2.tl2chi.CHILogger 29*5c060727Ssumailyycimport openLLC.{OpenLLC, OpenLLCParamKey, OpenNCB} 30*5c060727Ssumailyycimport openLLC.TargetBinder._ 31*5c060727Ssumailyycimport cc.xiangshan.openncb._ 323c02ee8fSwakafaimport utility._ 338b037849SYinan Xuimport system._ 34d4aca96cSlqreimport device._ 358b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 368891a219SYinan Xuimport org.chipsalliance.cde.config._ 378b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 384daa5bf3SYangyu Chenimport freechips.rocketchip.tile._ 398b037849SYinan Xuimport freechips.rocketchip.tilelink._ 408bc90631SZehao Liuimport freechips.rocketchip.interrupts._ 414b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._ 42d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 43a5b77de4STang Haojinimport chisel3.experimental.{annotate, ChiselAnnotation} 44a5b77de4STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation 45*5c060727Ssumailyycimport scala.collection.mutable.{Map} 46d4aca96cSlqre 47afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 48afcc4f2aSJiawei Lin with BindingScope 49afcc4f2aSJiawei Lin{ 504b40434cSzhanglinjuan // val misc = LazyModule(new SoCMisc()) 51afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 524f0a2459Swakafa lazy val json = JSON(bindingTree) 538b037849SYinan Xu} 548b037849SYinan Xu 5573be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 568b037849SYinan Xu{ 574b40434cSzhanglinjuan val nocMisc = if (enableCHI) Some(LazyModule(new MemMisc())) else None 584b40434cSzhanglinjuan val socMisc = if (!enableCHI) Some(LazyModule(new SoCMisc())) else None 594b40434cSzhanglinjuan val misc: MemMisc = if (enableCHI) nocMisc.get else socMisc.get 604b40434cSzhanglinjuan 61afcc4f2aSJiawei Lin ResourceBinding { 62afcc4f2aSJiawei Lin val width = ResourceInt(2) 63ce34d21eSJiuyue Ma val model = "xiangshan," + os.read(os.resource / "publishVersion") 64ce34d21eSJiuyue Ma val compatible = "freechips,rocketchip-unknown" 65afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 66ce34d21eSJiuyue Ma Resource(ResourceAnchors.root, "compat").bind(ResourceString(compatible + "-dev")) 67ce34d21eSJiuyue Ma Resource(ResourceAnchors.soc, "compat").bind(ResourceString(compatible + "-soc")) 68afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 69afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 70afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 71afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 72afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 73afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 74afcc4f2aSJiawei Lin } 75afcc4f2aSJiawei Lin } 7678a8cd25Szhanglinjuan if (!enableCHI) { 771bf9a05aSzhanglinjuan bindManagers(misc.l3_xbar.get.asInstanceOf[TLNexusNode]) 7878a8cd25Szhanglinjuan bindManagers(misc.peripheralXbar.get.asInstanceOf[TLNexusNode]) 7978a8cd25Szhanglinjuan } 80afcc4f2aSJiawei Lin } 818b037849SYinan Xu 822225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 838b037849SYinan Xu 8434ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 85bb2f3f51STang Haojin LazyModule(new XSTile()(p.alter((site, here, up) => { 862225d46eSJiawei Lin case XSCoreParamsKey => coreParams 87bb2f3f51STang Haojin case PerfCounterOptionsKey => up(PerfCounterOptionsKey).copy(perfDBHartID = coreParams.HartId) 882225d46eSJiawei Lin }))) 892225d46eSJiawei Lin ) 908b037849SYinan Xu 9134ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 9234ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 9334f38695STang Haojin case HCCacheParamsKey => l3param.copy( 9434f38695STang Haojin hartIds = tiles.map(_.HartId), 9534f38695STang Haojin FPGAPlatform = debugOpts.FPGAPlatform 9634f38695STang Haojin ) 974daa5bf3SYangyu Chen case MaxHartIdBits => p(MaxHartIdBits) 98bb2f3f51STang Haojin case LogUtilsOptionsKey => p(LogUtilsOptionsKey) 99bb2f3f51STang Haojin case PerfCounterOptionsKey => p(PerfCounterOptionsKey) 10034ab1ae9SJiawei Lin }))) 10134ab1ae9SJiawei Lin ) 10234ab1ae9SJiawei Lin 103*5c060727Ssumailyyc val chi_llcBridge_opt = Option.when(enableCHI)( 104*5c060727Ssumailyyc LazyModule(new OpenNCB()(p.alter((site, here, up) => { 105*5c060727Ssumailyyc case NCBParametersKey => new NCBParameters( 106*5c060727Ssumailyyc axiMasterOrder = EnumAXIMasterOrder.WriteAddress, 107*5c060727Ssumailyyc readCompDMT = false, 108*5c060727Ssumailyyc writeCancelable = false, 109*5c060727Ssumailyyc writeNoError = true, 110*5c060727Ssumailyyc axiBurstAlwaysIncr = true 111*5c060727Ssumailyyc ) 112*5c060727Ssumailyyc }))) 113*5c060727Ssumailyyc ) 114*5c060727Ssumailyyc 115*5c060727Ssumailyyc val chi_mmioBridge_opt = Seq.fill(NumCores)(Option.when(enableCHI)( 116*5c060727Ssumailyyc LazyModule(new OpenNCB()(p.alter((site, here, up) => { 117*5c060727Ssumailyyc case NCBParametersKey => new NCBParameters( 118*5c060727Ssumailyyc axiMasterOrder = EnumAXIMasterOrder.None, 119*5c060727Ssumailyyc readCompDMT = false, 120*5c060727Ssumailyyc writeCancelable = false, 121*5c060727Ssumailyyc writeNoError = true, 122*5c060727Ssumailyyc asEndpoint = false, 123*5c060727Ssumailyyc acceptOrderEndpoint = true, 124*5c060727Ssumailyyc acceptMemAttrDevice = true, 125*5c060727Ssumailyyc readReceiptAfterAcception = true, 126*5c060727Ssumailyyc axiBurstAlwaysIncr = true 127*5c060727Ssumailyyc ) 128*5c060727Ssumailyyc }))) 129*5c060727Ssumailyyc )) 13078a8cd25Szhanglinjuan 13178a8cd25Szhanglinjuan // receive all prefetch req from cores 1320d32f713Shappy-lx val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{ 1330d32f713Shappy-lx x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv))) 1340d32f713Shappy-lx } 1350d32f713Shappy-lx 1360d32f713Shappy-lx val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match { 1370d32f713Shappy-lx case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv)) 1380d32f713Shappy-lx case None => None 1390d32f713Shappy-lx } 1408bc90631SZehao Liu val nmiIntNode = IntSourceNode(IntSourcePortSimple(1, NumCores, (new NonmaskableInterruptIO).elements.size)) 1418bc90631SZehao Liu val nmi = InModuleBody(nmiIntNode.makeIOs()) 1420d32f713Shappy-lx 1438b037849SYinan Xu for (i <- 0 until NumCores) { 1444e12f40bSzhanglinjuan core_with_l2(i).clint_int_node := misc.clint.intnode 1454e12f40bSzhanglinjuan core_with_l2(i).plic_int_node :*= misc.plic.intnode 1464e12f40bSzhanglinjuan core_with_l2(i).debug_int_node := misc.debugModule.debug.dmOuter.dmOuter.intnode 1478bc90631SZehao Liu core_with_l2(i).nmi_int_node := nmiIntNode 148cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 1494b40434cSzhanglinjuan if (!enableCHI) { 15078a8cd25Szhanglinjuan misc.peripheral_ports.get(i) := core_with_l2(i).tl_uncache 1514b40434cSzhanglinjuan } 15278a8cd25Szhanglinjuan core_with_l2(i).memory_port.foreach(port => (misc.core_to_l3_ports.get)(i) :=* port) 1530d32f713Shappy-lx memblock_pf_recv_nodes(i).map(recv => { 1540d32f713Shappy-lx println(s"Connecting Core_${i}'s L1 pf source to L3!") 1550d32f713Shappy-lx recv := core_with_l2(i).core_l3_pf_port.get 1560d32f713Shappy-lx }) 1578b037849SYinan Xu } 1588b037849SYinan Xu 15978a8cd25Szhanglinjuan l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar.get)) 16038005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 16138005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 16238005240SJiawei Lin })) 16334ab1ae9SJiawei Lin 16434ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 16534ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 16634ab1ae9SJiawei Lin } else { 1678a167be7SHaojin Tang core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 16834ab1ae9SJiawei Lin } 16934ab1ae9SJiawei Lin 17034ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 17134ab1ae9SJiawei Lin case (source, sink) => sink := source 17234ab1ae9SJiawei Lin }) 173a1ea7f76SJiawei Lin 1744f94c0c6SJiawei Lin l3cacheOpt match { 1754f94c0c6SJiawei Lin case Some(l3) => 1761bf9a05aSzhanglinjuan misc.l3_out :*= l3.node :*= misc.l3_banked_xbar.get 1770d32f713Shappy-lx l3.pf_recv_node.map(recv => { 1780d32f713Shappy-lx println("Connecting L1 prefetcher to L3!") 1790d32f713Shappy-lx recv := l3_pf_sender_opt.get 1800d32f713Shappy-lx }) 1819672f0b7Swakafa l3.tpmeta_recv_node.foreach(recv => { 1829672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1839672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta request to L3!") 1849672f0b7Swakafa recv := core.core_l3_tpmeta_source_port.get 1859672f0b7Swakafa } 1869672f0b7Swakafa }) 1879672f0b7Swakafa l3.tpmeta_send_node.foreach(send => { 1889672f0b7Swakafa val broadcast = LazyModule(new ValidIOBroadcast[TPmetaResp]()) 1899672f0b7Swakafa broadcast.node := send 1909672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1919672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta response to L3!") 1929672f0b7Swakafa core.core_l3_tpmeta_sink_port.get := broadcast.node 1939672f0b7Swakafa } 1949672f0b7Swakafa }) 19573be64b3SJiawei Lin case None => 1969d5a2027SYinan Xu } 1978b037849SYinan Xu 198*5c060727Ssumailyyc chi_llcBridge_opt match { 199*5c060727Ssumailyyc case Some(ncb) => 200*5c060727Ssumailyyc misc.soc_xbar.get := ncb.axi4node 20178a8cd25Szhanglinjuan case None => 20278a8cd25Szhanglinjuan } 20378a8cd25Szhanglinjuan 204*5c060727Ssumailyyc chi_mmioBridge_opt.foreach { e => 205*5c060727Ssumailyyc e match { 206*5c060727Ssumailyyc case Some(ncb) => 207*5c060727Ssumailyyc misc.soc_xbar.get := ncb.axi4node 208*5c060727Ssumailyyc case None => 209*5c060727Ssumailyyc } 210*5c060727Ssumailyyc } 211*5c060727Ssumailyyc 212935edac4STang Haojin class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 213a5b77de4STang Haojin soc.XSTopPrefix.foreach { prefix => 214a5b77de4STang Haojin val mod = this.toNamed 215a5b77de4STang Haojin annotate(new ChiselAnnotation { 216a5b77de4STang Haojin def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true) 217a5b77de4STang Haojin }) 218a5b77de4STang Haojin } 219a5b77de4STang Haojin 220876196b7SMaxpicca-Li FileRegisters.add("dts", dts) 221876196b7SMaxpicca-Li FileRegisters.add("graphml", graphML) 222876196b7SMaxpicca-Li FileRegisters.add("json", json) 223876196b7SMaxpicca-Li FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 2244f0a2459Swakafa 2252993c5ecSHaojin Tang val dma = socMisc.map(m => IO(Flipped(new VerilogAXI4Record(m.dma.elts.head.params)))) 2261bf9a05aSzhanglinjuan val peripheral = IO(new VerilogAXI4Record(misc.peripheral.elts.head.params)) 2272993c5ecSHaojin Tang val memory = IO(new VerilogAXI4Record(misc.memory.elts.head.params)) 22873be64b3SJiawei Lin 2294b40434cSzhanglinjuan socMisc match { 2304b40434cSzhanglinjuan case Some(m) => 2312993c5ecSHaojin Tang m.dma.elements.head._2 <> dma.get.viewAs[AXI4Bundle] 2324b40434cSzhanglinjuan dontTouch(dma.get) 2334b40434cSzhanglinjuan case None => 2344b40434cSzhanglinjuan } 2354b40434cSzhanglinjuan 2362993c5ecSHaojin Tang memory.viewAs[AXI4Bundle] <> misc.memory.elements.head._2 23778a8cd25Szhanglinjuan peripheral.viewAs[AXI4Bundle] <> misc.peripheral.elements.head._2 23873be64b3SJiawei Lin 2398b037849SYinan Xu val io = IO(new Bundle { 24094c92d92SYinan Xu val clock = Input(Bool()) 24167ba96b4SYinan Xu val reset = Input(AsyncReset()) 24234ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 2438b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 24434ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 24534ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 246d4aca96cSlqre val systemjtag = new Bundle { 247d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 24867ba96b4SYinan Xu val reset = Input(AsyncReset()) // No reset allowed on top 249d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 250d4aca96cSlqre val part_number = Input(UInt(16.W)) 251d4aca96cSlqre val version = Input(UInt(4.W)) 252d4aca96cSlqre } 25377bc15a2SYinan Xu val debug_reset = Output(Bool()) 2549e56439dSHazard val rtc_clock = Input(Bool()) 25598c71602SJiawei Lin val cacheable_check = new TLPMAIO() 256b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 2570700cab2STang Haojin val riscv_rst_vec = Input(Vec(NumCores, UInt(soc.PAddrBits.W))) 2588b037849SYinan Xu }) 25967ba96b4SYinan Xu 26067ba96b4SYinan Xu val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() } 26167ba96b4SYinan Xu val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() } 262*5c060727Ssumailyyc val chi_openllc_opt = Option.when(enableCHI)( 263*5c060727Ssumailyyc withClockAndReset(io.clock.asClock, io.reset) { 264*5c060727Ssumailyyc Module(new OpenLLC()(p.alter((site, here, up) => { 265*5c060727Ssumailyyc case OpenLLCParamKey => soc.OpenLLCParamsOpt.get 266*5c060727Ssumailyyc }))) 267*5c060727Ssumailyyc } 268*5c060727Ssumailyyc ) 26967ba96b4SYinan Xu 27077bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 27177bc15a2SYinan Xu childClock := io.clock.asClock 27267ba96b4SYinan Xu childReset := reset_sync 27377bc15a2SYinan Xu 27477bc15a2SYinan Xu // output 27577bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 27677bc15a2SYinan Xu 27777bc15a2SYinan Xu // input 27808bf93ffSrvcoresjw dontTouch(io) 27908bf93ffSrvcoresjw dontTouch(memory) 28073be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 2819e56439dSHazard misc.module.rtc_clock := io.rtc_clock 28234ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 28398c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 28434ab1ae9SJiawei Lin 28534ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 286c0bc1ee4SYinan Xu 287e156f460SHaojin Tang val msiInfo = WireInit(0.U.asTypeOf(ValidIO(new MsiInfoBundle))) 288e156f460SHaojin Tang 289007f6122SXuan Hu 29077bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 29177bc15a2SYinan Xu core.module.io.hartId := i.U 292e156f460SHaojin Tang core.module.io.msiInfo := msiInfo 2933bf5eac7SXuan Hu core.module.io.clintTime := misc.module.clintTime 294b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 295c4b44470SGuokai Chen core.module.io.reset_vector := io.riscv_rst_vec(i) 296*5c060727Ssumailyyc } 297*5c060727Ssumailyyc 298*5c060727Ssumailyyc withClockAndReset(io.clock.asClock, io.reset) { 299*5c060727Ssumailyyc Option.when(enableCHI)(true.B).foreach { _ => 300*5c060727Ssumailyyc for ((core, i) <- core_with_l2.zipWithIndex) { 301*5c060727Ssumailyyc val mmioLogger = CHILogger(s"L2[${i}]_MMIO", true) 302*5c060727Ssumailyyc val llcLogger = CHILogger(s"L2[${i}]_LLC", true) 303*5c060727Ssumailyyc dontTouch(core.module.io.chi.get) 304*5c060727Ssumailyyc bind( 305*5c060727Ssumailyyc route( 306*5c060727Ssumailyyc core.module.io.chi.get, Map((AddressSet(0x0L, 0x00007fffffffL), NumCores + i)) ++ AddressSet(0x0L, 307*5c060727Ssumailyyc 0xffffffffffffL).subtract(AddressSet(0x0L, 0x00007fffffffL)).map(addr => (addr, NumCores * 2)).toMap 308*5c060727Ssumailyyc ), 309*5c060727Ssumailyyc Map((NumCores + i) -> mmioLogger.io.up, (NumCores * 2) -> llcLogger.io.up) 310*5c060727Ssumailyyc ) 311*5c060727Ssumailyyc chi_mmioBridge_opt(i).get.module.io.chi.connect(mmioLogger.io.down) 312*5c060727Ssumailyyc chi_openllc_opt.get.io.rn(i) <> llcLogger.io.down 313*5c060727Ssumailyyc } 314*5c060727Ssumailyyc val memLogger = CHILogger(s"LLC_MEM", true) 315*5c060727Ssumailyyc chi_openllc_opt.get.io.sn.connect(memLogger.io.up) 316*5c060727Ssumailyyc chi_llcBridge_opt.get.module.io.chi.connect(memLogger.io.down) 317*5c060727Ssumailyyc chi_openllc_opt.get.io.nodeID := (NumCores * 2).U 31878a8cd25Szhanglinjuan } 3198b037849SYinan Xu } 3208b037849SYinan Xu 32134ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 32234ab1ae9SJiawei Lin // tie off core soft reset 32334ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 324935edac4STang Haojin node.out.head._1 := false.B.asAsyncReset 32534ab1ae9SJiawei Lin } 32634ab1ae9SJiawei Lin } 32734ab1ae9SJiawei Lin 32860ebee38STang Haojin l3cacheOpt match { 32960ebee38STang Haojin case Some(l3) => 3300d32f713Shappy-lx l3.pf_recv_node match { 3310d32f713Shappy-lx case Some(recv) => 3320d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR 3330d32f713Shappy-lx for (i <- 0 until NumCores) { 3340d32f713Shappy-lx when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) { 3350d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr 3360d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en 3370d32f713Shappy-lx } 3380d32f713Shappy-lx } 33960ebee38STang Haojin case None => 3400d32f713Shappy-lx } 34160ebee38STang Haojin l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr) 34260ebee38STang Haojin core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match } 34360ebee38STang Haojin case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B) 34460ebee38STang Haojin } 3450d32f713Shappy-lx 3464b40434cSzhanglinjuan core_with_l2.foreach { case tile => 3474b40434cSzhanglinjuan tile.module.io.nodeID.foreach { case nodeID => 3484b40434cSzhanglinjuan nodeID := DontCare 3494b40434cSzhanglinjuan dontTouch(nodeID) 3504b40434cSzhanglinjuan } 3514b40434cSzhanglinjuan } 3524b40434cSzhanglinjuan 35377bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 35473be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 35567ba96b4SYinan Xu misc.module.debug_module_io.reset := reset_sync 356d4aca96cSlqre 35767ba96b4SYinan Xu misc.module.debug_module_io.debugIO.reset := misc.module.reset 35877bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 35977bc15a2SYinan Xu // TODO: delay 3 cycles? 36077bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 361d4aca96cSlqre // jtag connector 36273be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 363d4aca96cSlqre x.jtag <> io.systemjtag.jtag 36467ba96b4SYinan Xu x.reset := jtag_reset_sync 365d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 366d4aca96cSlqre x.part_number := io.systemjtag.part_number 367d4aca96cSlqre x.version := io.systemjtag.version 368d4aca96cSlqre } 36977bc15a2SYinan Xu 37067ba96b4SYinan Xu withClockAndReset(io.clock.asClock, reset_sync) { 37177bc15a2SYinan Xu // Modules are reset one by one 37225cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 37325cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 3749eee369fSKamimiao ResetGen(resetChain, reset_sync, !debugOpts.ResetGen) 3758b037849SYinan Xu } 37677bc15a2SYinan Xu 3778b037849SYinan Xu } 378935edac4STang Haojin 379935edac4STang Haojin lazy val module = new XSTopImp(this) 3809d5a2027SYinan Xu} 3818b037849SYinan Xu 382935edac4STang Haojinobject TopMain extends App { 38351e45dbbSTang Haojin val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args) 38493610df3SMaxpicca-Li 38593610df3SMaxpicca-Li // tools: init to close dpi-c when in fpga 38693610df3SMaxpicca-Li val envInFPGA = config(DebugOptionsKey).FPGAPlatform 387cacfe229STang Haojin val enableDifftest = config(DebugOptionsKey).EnableDifftest || config(DebugOptionsKey).AlwaysBasicDiff 38862129679Swakafa val enableChiselDB = config(DebugOptionsKey).EnableChiselDB 389047e34f9SMaxpicca-Li val enableConstantin = config(DebugOptionsKey).EnableConstantin 390047e34f9SMaxpicca-Li Constantin.init(enableConstantin && !envInFPGA) 39162129679Swakafa ChiselDB.init(enableChiselDB && !envInFPGA) 39293610df3SMaxpicca-Li 393720dd621STang Haojin val soc = if (config(SoCParamsKey).UseXSNoCTop) 394720dd621STang Haojin DisableMonitors(p => LazyModule(new XSNoCTop()(p)))(config) 395720dd621STang Haojin else 396720dd621STang Haojin DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 397720dd621STang Haojin 39851e45dbbSTang Haojin Generator.execute(firrtlOpts, soc.module, firtoolOpts) 3992316cea8SJiuyue Ma 4002316cea8SJiuyue Ma // generate difftest bundles (w/o DifftestTopIO) 4012316cea8SJiuyue Ma if (enableDifftest) { 4022316cea8SJiuyue Ma DifftestModule.finish("XiangShan", false) 4032316cea8SJiuyue Ma } 4042316cea8SJiuyue Ma 405876196b7SMaxpicca-Li FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.") 4068b037849SYinan Xu} 407