1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178b037849SYinan Xupackage top 188b037849SYinan Xu 198b037849SYinan Xuimport chisel3._ 208b037849SYinan Xuimport chisel3.util._ 218b037849SYinan Xuimport xiangshan._ 2294c92d92SYinan Xuimport utils._ 239672f0b7Swakafaimport huancun.{HCCacheParameters, HCCacheParamsKey, HuanCun, PrefetchRecv, TPmetaResp} 243c02ee8fSwakafaimport utility._ 258b037849SYinan Xuimport system._ 26d4aca96cSlqreimport device._ 278b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 288891a219SYinan Xuimport org.chipsalliance.cde.config._ 298b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 30*4daa5bf3SYangyu Chenimport freechips.rocketchip.tile._ 318b037849SYinan Xuimport freechips.rocketchip.tilelink._ 32d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 33a5b77de4STang Haojinimport chisel3.experimental.{annotate, ChiselAnnotation} 34a5b77de4STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation 35d4aca96cSlqre 36afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 37afcc4f2aSJiawei Lin with BindingScope 38afcc4f2aSJiawei Lin{ 3973be64b3SJiawei Lin val misc = LazyModule(new SoCMisc()) 40afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 414f0a2459Swakafa lazy val json = JSON(bindingTree) 428b037849SYinan Xu} 438b037849SYinan Xu 4473be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 458b037849SYinan Xu{ 46afcc4f2aSJiawei Lin ResourceBinding { 47afcc4f2aSJiawei Lin val width = ResourceInt(2) 48afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 49afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 50afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 51afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 52afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 53afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 54afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 55afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 56afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 57afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 58afcc4f2aSJiawei Lin } 59afcc4f2aSJiawei Lin } 6073be64b3SJiawei Lin bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 6173be64b3SJiawei Lin bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 62afcc4f2aSJiawei Lin } 638b037849SYinan Xu 642225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 658b037849SYinan Xu 6634ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 6773be64b3SJiawei Lin LazyModule(new XSTile()(p.alterPartial({ 682225d46eSJiawei Lin case XSCoreParamsKey => coreParams 692225d46eSJiawei Lin }))) 702225d46eSJiawei Lin ) 718b037849SYinan Xu 7234ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 7334ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 7434f38695STang Haojin case HCCacheParamsKey => l3param.copy( 7534f38695STang Haojin hartIds = tiles.map(_.HartId), 7634f38695STang Haojin FPGAPlatform = debugOpts.FPGAPlatform 7734f38695STang Haojin ) 78*4daa5bf3SYangyu Chen case MaxHartIdBits => p(MaxHartIdBits) 7934ab1ae9SJiawei Lin }))) 8034ab1ae9SJiawei Lin ) 8134ab1ae9SJiawei Lin 820d32f713Shappy-lx // recieve all prefetch req from cores 830d32f713Shappy-lx val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{ 840d32f713Shappy-lx x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv))) 850d32f713Shappy-lx } 860d32f713Shappy-lx 870d32f713Shappy-lx val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match { 880d32f713Shappy-lx case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv)) 890d32f713Shappy-lx case None => None 900d32f713Shappy-lx } 910d32f713Shappy-lx 928b037849SYinan Xu for (i <- 0 until NumCores) { 934e12f40bSzhanglinjuan core_with_l2(i).clint_int_node := misc.clint.intnode 944e12f40bSzhanglinjuan core_with_l2(i).plic_int_node :*= misc.plic.intnode 954e12f40bSzhanglinjuan core_with_l2(i).debug_int_node := misc.debugModule.debug.dmOuter.dmOuter.intnode 96cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 9773be64b3SJiawei Lin misc.peripheral_ports(i) := core_with_l2(i).uncache 9873be64b3SJiawei Lin misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port 990d32f713Shappy-lx memblock_pf_recv_nodes(i).map(recv => { 1000d32f713Shappy-lx println(s"Connecting Core_${i}'s L1 pf source to L3!") 1010d32f713Shappy-lx recv := core_with_l2(i).core_l3_pf_port.get 1020d32f713Shappy-lx }) 1038b037849SYinan Xu } 1048b037849SYinan Xu 10534ab1ae9SJiawei Lin l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 10638005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 10738005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 10838005240SJiawei Lin })) 10934ab1ae9SJiawei Lin 11034ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 11134ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 11234ab1ae9SJiawei Lin } else { 1138a167be7SHaojin Tang core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 11434ab1ae9SJiawei Lin } 11534ab1ae9SJiawei Lin 11634ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 11734ab1ae9SJiawei Lin case (source, sink) => sink := source 11834ab1ae9SJiawei Lin }) 119a1ea7f76SJiawei Lin 1204f94c0c6SJiawei Lin l3cacheOpt match { 1214f94c0c6SJiawei Lin case Some(l3) => 12214dc2851Swakafa misc.l3_out :*= l3.node :*= misc.l3_banked_xbar 1230d32f713Shappy-lx l3.pf_recv_node.map(recv => { 1240d32f713Shappy-lx println("Connecting L1 prefetcher to L3!") 1250d32f713Shappy-lx recv := l3_pf_sender_opt.get 1260d32f713Shappy-lx }) 1279672f0b7Swakafa l3.tpmeta_recv_node.foreach(recv => { 1289672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1299672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta request to L3!") 1309672f0b7Swakafa recv := core.core_l3_tpmeta_source_port.get 1319672f0b7Swakafa } 1329672f0b7Swakafa }) 1339672f0b7Swakafa l3.tpmeta_send_node.foreach(send => { 1349672f0b7Swakafa val broadcast = LazyModule(new ValidIOBroadcast[TPmetaResp]()) 1359672f0b7Swakafa broadcast.node := send 1369672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1379672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta response to L3!") 1389672f0b7Swakafa core.core_l3_tpmeta_sink_port.get := broadcast.node 1399672f0b7Swakafa } 1409672f0b7Swakafa }) 14173be64b3SJiawei Lin case None => 1429d5a2027SYinan Xu } 1438b037849SYinan Xu 144935edac4STang Haojin class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 145a5b77de4STang Haojin soc.XSTopPrefix.foreach { prefix => 146a5b77de4STang Haojin val mod = this.toNamed 147a5b77de4STang Haojin annotate(new ChiselAnnotation { 148a5b77de4STang Haojin def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true) 149a5b77de4STang Haojin }) 150a5b77de4STang Haojin } 151a5b77de4STang Haojin 152876196b7SMaxpicca-Li FileRegisters.add("dts", dts) 153876196b7SMaxpicca-Li FileRegisters.add("graphml", graphML) 154876196b7SMaxpicca-Li FileRegisters.add("json", json) 155876196b7SMaxpicca-Li FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 1564f0a2459Swakafa 15773be64b3SJiawei Lin val dma = IO(Flipped(misc.dma.cloneType)) 15873be64b3SJiawei Lin val peripheral = IO(misc.peripheral.cloneType) 15973be64b3SJiawei Lin val memory = IO(misc.memory.cloneType) 16073be64b3SJiawei Lin 16173be64b3SJiawei Lin misc.dma <> dma 16273be64b3SJiawei Lin peripheral <> misc.peripheral 16373be64b3SJiawei Lin memory <> misc.memory 16473be64b3SJiawei Lin 1658b037849SYinan Xu val io = IO(new Bundle { 16694c92d92SYinan Xu val clock = Input(Bool()) 16767ba96b4SYinan Xu val reset = Input(AsyncReset()) 16834ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 1698b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 17034ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 17134ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 172d4aca96cSlqre val systemjtag = new Bundle { 173d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 17467ba96b4SYinan Xu val reset = Input(AsyncReset()) // No reset allowed on top 175d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 176d4aca96cSlqre val part_number = Input(UInt(16.W)) 177d4aca96cSlqre val version = Input(UInt(4.W)) 178d4aca96cSlqre } 17977bc15a2SYinan Xu val debug_reset = Output(Bool()) 1809e56439dSHazard val rtc_clock = Input(Bool()) 18198c71602SJiawei Lin val cacheable_check = new TLPMAIO() 182b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 183c4b44470SGuokai Chen val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W))) 1848b037849SYinan Xu }) 18567ba96b4SYinan Xu 18667ba96b4SYinan Xu val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() } 18767ba96b4SYinan Xu val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() } 18867ba96b4SYinan Xu 18977bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 19077bc15a2SYinan Xu childClock := io.clock.asClock 19167ba96b4SYinan Xu childReset := reset_sync 19277bc15a2SYinan Xu 19377bc15a2SYinan Xu // output 19477bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 19577bc15a2SYinan Xu 19677bc15a2SYinan Xu // input 19708bf93ffSrvcoresjw dontTouch(dma) 19808bf93ffSrvcoresjw dontTouch(io) 19908bf93ffSrvcoresjw dontTouch(peripheral) 20008bf93ffSrvcoresjw dontTouch(memory) 20173be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 2029e56439dSHazard misc.module.rtc_clock := io.rtc_clock 20334ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 20498c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 20534ab1ae9SJiawei Lin 20634ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 207c0bc1ee4SYinan Xu 20877bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 20977bc15a2SYinan Xu core.module.io.hartId := i.U 210b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 211c4b44470SGuokai Chen core.module.io.reset_vector := io.riscv_rst_vec(i) 2128b037849SYinan Xu } 2138b037849SYinan Xu 21434ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 21534ab1ae9SJiawei Lin // tie off core soft reset 21634ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 217935edac4STang Haojin node.out.head._1 := false.B.asAsyncReset 21834ab1ae9SJiawei Lin } 21934ab1ae9SJiawei Lin } 22034ab1ae9SJiawei Lin 22160ebee38STang Haojin l3cacheOpt match { 22260ebee38STang Haojin case Some(l3) => 2230d32f713Shappy-lx l3.pf_recv_node match { 2240d32f713Shappy-lx case Some(recv) => 2250d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR 2260d32f713Shappy-lx for (i <- 0 until NumCores) { 2270d32f713Shappy-lx when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) { 2280d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr 2290d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en 2300d32f713Shappy-lx } 2310d32f713Shappy-lx } 23260ebee38STang Haojin case None => 2330d32f713Shappy-lx } 23460ebee38STang Haojin l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr) 23560ebee38STang Haojin core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match } 23660ebee38STang Haojin case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B) 23760ebee38STang Haojin } 2380d32f713Shappy-lx 23977bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 24073be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 24167ba96b4SYinan Xu misc.module.debug_module_io.reset := reset_sync 242d4aca96cSlqre 24367ba96b4SYinan Xu misc.module.debug_module_io.debugIO.reset := misc.module.reset 24477bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 24577bc15a2SYinan Xu // TODO: delay 3 cycles? 24677bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 247d4aca96cSlqre // jtag connector 24873be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 249d4aca96cSlqre x.jtag <> io.systemjtag.jtag 25067ba96b4SYinan Xu x.reset := jtag_reset_sync 251d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 252d4aca96cSlqre x.part_number := io.systemjtag.part_number 253d4aca96cSlqre x.version := io.systemjtag.version 254d4aca96cSlqre } 25577bc15a2SYinan Xu 25667ba96b4SYinan Xu withClockAndReset(io.clock.asClock, reset_sync) { 25777bc15a2SYinan Xu // Modules are reset one by one 25825cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 25925cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 26067ba96b4SYinan Xu ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform) 2618b037849SYinan Xu } 26277bc15a2SYinan Xu 2638b037849SYinan Xu } 264935edac4STang Haojin 265935edac4STang Haojin lazy val module = new XSTopImp(this) 2669d5a2027SYinan Xu} 2678b037849SYinan Xu 268935edac4STang Haojinobject TopMain extends App { 26951e45dbbSTang Haojin val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args) 27093610df3SMaxpicca-Li 27193610df3SMaxpicca-Li // tools: init to close dpi-c when in fpga 27293610df3SMaxpicca-Li val envInFPGA = config(DebugOptionsKey).FPGAPlatform 27362129679Swakafa val enableChiselDB = config(DebugOptionsKey).EnableChiselDB 274047e34f9SMaxpicca-Li val enableConstantin = config(DebugOptionsKey).EnableConstantin 275047e34f9SMaxpicca-Li Constantin.init(enableConstantin && !envInFPGA) 27662129679Swakafa ChiselDB.init(enableChiselDB && !envInFPGA) 27793610df3SMaxpicca-Li 2786564f24dSJiawei Lin val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 27951e45dbbSTang Haojin Generator.execute(firrtlOpts, soc.module, firtoolOpts) 280876196b7SMaxpicca-Li FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.") 2818b037849SYinan Xu} 282