1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178b037849SYinan Xupackage top 188b037849SYinan Xu 198b037849SYinan Xuimport chisel3._ 208b037849SYinan Xuimport chisel3.util._ 218b037849SYinan Xuimport xiangshan._ 2294c92d92SYinan Xuimport utils._ 23*3c02ee8fSwakafaimport utility._ 248b037849SYinan Xuimport system._ 25d4aca96cSlqreimport device._ 268b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 272225d46eSJiawei Linimport chipsalliance.rocketchip.config._ 288b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 298b037849SYinan Xuimport freechips.rocketchip.tilelink._ 30d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 3173be64b3SJiawei Linimport freechips.rocketchip.util.{ElaborationArtefacts, HasRocketChipStageUtils, UIntToOH1} 32a1ea7f76SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun} 33d4aca96cSlqre 34afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 35afcc4f2aSJiawei Lin with BindingScope 36afcc4f2aSJiawei Lin{ 3773be64b3SJiawei Lin val misc = LazyModule(new SoCMisc()) 38afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 394f0a2459Swakafa lazy val json = JSON(bindingTree) 408b037849SYinan Xu} 418b037849SYinan Xu 4273be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 438b037849SYinan Xu{ 44afcc4f2aSJiawei Lin ResourceBinding { 45afcc4f2aSJiawei Lin val width = ResourceInt(2) 46afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 47afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 48afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 49afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 50afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 51afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 52afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 53afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 54afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 55afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 56afcc4f2aSJiawei Lin } 57afcc4f2aSJiawei Lin } 5873be64b3SJiawei Lin bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 5973be64b3SJiawei Lin bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 60afcc4f2aSJiawei Lin } 618b037849SYinan Xu 622225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 638b037849SYinan Xu 6434ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 6573be64b3SJiawei Lin LazyModule(new XSTile()(p.alterPartial({ 662225d46eSJiawei Lin case XSCoreParamsKey => coreParams 672225d46eSJiawei Lin }))) 682225d46eSJiawei Lin ) 698b037849SYinan Xu 7034ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 7134ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 72eb163ef0SHaojin Tang case HCCacheParamsKey => l3param.copy(enableTopDown = debugOpts.EnableTopDown) 7334ab1ae9SJiawei Lin }))) 7434ab1ae9SJiawei Lin ) 7534ab1ae9SJiawei Lin 768b037849SYinan Xu for (i <- 0 until NumCores) { 7773be64b3SJiawei Lin core_with_l2(i).clint_int_sink := misc.clint.intnode 78b3d79b37SYinan Xu core_with_l2(i).plic_int_sink :*= misc.plic.intnode 7973be64b3SJiawei Lin core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode 80cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 8173be64b3SJiawei Lin misc.peripheral_ports(i) := core_with_l2(i).uncache 8273be64b3SJiawei Lin misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port 838b037849SYinan Xu } 848b037849SYinan Xu 8534ab1ae9SJiawei Lin l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 8638005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 8738005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 8838005240SJiawei Lin })) 8934ab1ae9SJiawei Lin 9034ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 9134ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 9234ab1ae9SJiawei Lin } else { 938a167be7SHaojin Tang core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 9434ab1ae9SJiawei Lin } 9534ab1ae9SJiawei Lin 9634ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 9734ab1ae9SJiawei Lin case (source, sink) => sink := source 9834ab1ae9SJiawei Lin }) 99a1ea7f76SJiawei Lin 1004f94c0c6SJiawei Lin l3cacheOpt match { 1014f94c0c6SJiawei Lin case Some(l3) => 102752db3a8SJiawei Lin misc.l3_out :*= l3.node :*= TLBuffer.chainNode(2) :*= misc.l3_banked_xbar 10373be64b3SJiawei Lin case None => 1049d5a2027SYinan Xu } 1058b037849SYinan Xu 10694c92d92SYinan Xu lazy val module = new LazyRawModuleImp(this) { 107afcc4f2aSJiawei Lin ElaborationArtefacts.add("dts", dts) 1084f0a2459Swakafa ElaborationArtefacts.add("graphml", graphML) 1094f0a2459Swakafa ElaborationArtefacts.add("json", json) 1104f0a2459Swakafa ElaborationArtefacts.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 1114f0a2459Swakafa 11273be64b3SJiawei Lin val dma = IO(Flipped(misc.dma.cloneType)) 11373be64b3SJiawei Lin val peripheral = IO(misc.peripheral.cloneType) 11473be64b3SJiawei Lin val memory = IO(misc.memory.cloneType) 11573be64b3SJiawei Lin 11673be64b3SJiawei Lin misc.dma <> dma 11773be64b3SJiawei Lin peripheral <> misc.peripheral 11873be64b3SJiawei Lin memory <> misc.memory 11973be64b3SJiawei Lin 1208b037849SYinan Xu val io = IO(new Bundle { 12194c92d92SYinan Xu val clock = Input(Bool()) 12294c92d92SYinan Xu val reset = Input(Bool()) 12334ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 1248b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 12534ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 12634ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 127d4aca96cSlqre val systemjtag = new Bundle { 128d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 129d4aca96cSlqre val reset = Input(Bool()) // No reset allowed on top 130d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 131d4aca96cSlqre val part_number = Input(UInt(16.W)) 132d4aca96cSlqre val version = Input(UInt(4.W)) 133d4aca96cSlqre } 13477bc15a2SYinan Xu val debug_reset = Output(Bool()) 1359e56439dSHazard val rtc_clock = Input(Bool()) 13698c71602SJiawei Lin val cacheable_check = new TLPMAIO() 137b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 138c4b44470SGuokai Chen val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W))) 1398b037849SYinan Xu }) 14077bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 14177bc15a2SYinan Xu childClock := io.clock.asClock 14277bc15a2SYinan Xu childReset := io.reset 14377bc15a2SYinan Xu 14477bc15a2SYinan Xu // output 14577bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 14677bc15a2SYinan Xu 14777bc15a2SYinan Xu // input 14808bf93ffSrvcoresjw dontTouch(dma) 14908bf93ffSrvcoresjw dontTouch(io) 15008bf93ffSrvcoresjw dontTouch(peripheral) 15108bf93ffSrvcoresjw dontTouch(memory) 15273be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 1539e56439dSHazard misc.module.rtc_clock := io.rtc_clock 15434ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 15598c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 15634ab1ae9SJiawei Lin 15734ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 158c0bc1ee4SYinan Xu 15977bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 16077bc15a2SYinan Xu core.module.io.hartId := i.U 161b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 162c4b44470SGuokai Chen core.module.io.reset_vector := io.riscv_rst_vec(i) 1638b037849SYinan Xu } 1648b037849SYinan Xu 16534ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 16634ab1ae9SJiawei Lin // tie off core soft reset 16734ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 16834ab1ae9SJiawei Lin node.out.head._1 := false.B 16934ab1ae9SJiawei Lin } 17034ab1ae9SJiawei Lin } 17134ab1ae9SJiawei Lin 17277bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 17373be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 17473be64b3SJiawei Lin misc.module.debug_module_io.reset := io.reset 175d4aca96cSlqre 17677bc15a2SYinan Xu // TODO: use synchronizer? 17777bc15a2SYinan Xu misc.module.debug_module_io.debugIO.reset := io.systemjtag.reset 17877bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 17977bc15a2SYinan Xu // TODO: delay 3 cycles? 18077bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 181d4aca96cSlqre // jtag connector 18273be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 183d4aca96cSlqre x.jtag <> io.systemjtag.jtag 184d4aca96cSlqre x.reset := io.systemjtag.reset 185d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 186d4aca96cSlqre x.part_number := io.systemjtag.part_number 187d4aca96cSlqre x.version := io.systemjtag.version 188d4aca96cSlqre } 18977bc15a2SYinan Xu 19077bc15a2SYinan Xu withClockAndReset(io.clock.asClock, io.reset) { 19177bc15a2SYinan Xu // Modules are reset one by one 19225cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 19325cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 19477bc15a2SYinan Xu ResetGen(resetChain, io.reset, !debugOpts.FPGAPlatform) 1958b037849SYinan Xu } 19677bc15a2SYinan Xu 1978b037849SYinan Xu } 1989d5a2027SYinan Xu} 1998b037849SYinan Xu 200afcc4f2aSJiawei Linobject TopMain extends App with HasRocketChipStageUtils { 2018b037849SYinan Xu override def main(args: Array[String]): Unit = { 202cc358710SLinJiawei val (config, firrtlOpts, firrtlComplier) = ArgParser.parse(args) 2036564f24dSJiawei Lin val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 204cc358710SLinJiawei Generator.execute(firrtlOpts, soc.module, firrtlComplier) 205afcc4f2aSJiawei Lin ElaborationArtefacts.files.foreach{ case (extension, contents) => 206afcc4f2aSJiawei Lin writeOutputFile("./build", s"XSTop.${extension}", contents()) 207afcc4f2aSJiawei Lin } 2088b037849SYinan Xu } 2098b037849SYinan Xu} 210