1c6d43980SLemover/*************************************************************************************** 2*2993c5ecSHaojin Tang* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3*2993c5ecSHaojin Tang* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover* 6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover* 11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover* 15c6d43980SLemover* See the Mulan PSL v2 for more details. 16c6d43980SLemover***************************************************************************************/ 17c6d43980SLemover 188b037849SYinan Xupackage top 198b037849SYinan Xu 208b037849SYinan Xuimport chisel3._ 218b037849SYinan Xuimport chisel3.util._ 22*2993c5ecSHaojin Tangimport chisel3.experimental.dataview._ 232316cea8SJiuyue Maimport difftest.DifftestModule 248b037849SYinan Xuimport xiangshan._ 2594c92d92SYinan Xuimport utils._ 269672f0b7Swakafaimport huancun.{HCCacheParameters, HCCacheParamsKey, HuanCun, PrefetchRecv, TPmetaResp} 274b40434cSzhanglinjuanimport coupledL2.EnableCHI 283c02ee8fSwakafaimport utility._ 298b037849SYinan Xuimport system._ 30d4aca96cSlqreimport device._ 318b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 328891a219SYinan Xuimport org.chipsalliance.cde.config._ 338b037849SYinan Xuimport freechips.rocketchip.diplomacy._ 344daa5bf3SYangyu Chenimport freechips.rocketchip.tile._ 358b037849SYinan Xuimport freechips.rocketchip.tilelink._ 364b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._ 37d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO 38a5b77de4STang Haojinimport chisel3.experimental.{annotate, ChiselAnnotation} 39a5b77de4STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation 40d4aca96cSlqre 41afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 42afcc4f2aSJiawei Lin with BindingScope 43afcc4f2aSJiawei Lin{ 444b40434cSzhanglinjuan // val misc = LazyModule(new SoCMisc()) 45afcc4f2aSJiawei Lin lazy val dts = DTS(bindingTree) 464f0a2459Swakafa lazy val json = JSON(bindingTree) 478b037849SYinan Xu} 488b037849SYinan Xu 4973be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 508b037849SYinan Xu{ 514b40434cSzhanglinjuan val enableCHI = p(EnableCHI) 524b40434cSzhanglinjuan 534b40434cSzhanglinjuan val nocMisc = if (enableCHI) Some(LazyModule(new MemMisc())) else None 544b40434cSzhanglinjuan val socMisc = if (!enableCHI) Some(LazyModule(new SoCMisc())) else None 554b40434cSzhanglinjuan val misc: MemMisc = if (enableCHI) nocMisc.get else socMisc.get 564b40434cSzhanglinjuan 57afcc4f2aSJiawei Lin ResourceBinding { 58afcc4f2aSJiawei Lin val width = ResourceInt(2) 59afcc4f2aSJiawei Lin val model = "freechips,rocketchip-unknown" 60afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 61afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 62afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 63afcc4f2aSJiawei Lin Resource(ResourceAnchors.root, "width").bind(width) 64afcc4f2aSJiawei Lin Resource(ResourceAnchors.soc, "width").bind(width) 65afcc4f2aSJiawei Lin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 66afcc4f2aSJiawei Lin def bindManagers(xbar: TLNexusNode) = { 67afcc4f2aSJiawei Lin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 68afcc4f2aSJiawei Lin manager.resources.foreach(r => r.bind(manager.toResource)) 69afcc4f2aSJiawei Lin } 70afcc4f2aSJiawei Lin } 7173be64b3SJiawei Lin bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 7273be64b3SJiawei Lin bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 73afcc4f2aSJiawei Lin } 748b037849SYinan Xu 752225d46eSJiawei Lin println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 768b037849SYinan Xu 7734ab1ae9SJiawei Lin val core_with_l2 = tiles.map(coreParams => 7873be64b3SJiawei Lin LazyModule(new XSTile()(p.alterPartial({ 792225d46eSJiawei Lin case XSCoreParamsKey => coreParams 802225d46eSJiawei Lin }))) 812225d46eSJiawei Lin ) 828b037849SYinan Xu 8334ab1ae9SJiawei Lin val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 8434ab1ae9SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 8534f38695STang Haojin case HCCacheParamsKey => l3param.copy( 8634f38695STang Haojin hartIds = tiles.map(_.HartId), 8734f38695STang Haojin FPGAPlatform = debugOpts.FPGAPlatform 8834f38695STang Haojin ) 894daa5bf3SYangyu Chen case MaxHartIdBits => p(MaxHartIdBits) 9034ab1ae9SJiawei Lin }))) 9134ab1ae9SJiawei Lin ) 9234ab1ae9SJiawei Lin 930d32f713Shappy-lx // recieve all prefetch req from cores 940d32f713Shappy-lx val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{ 950d32f713Shappy-lx x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv))) 960d32f713Shappy-lx } 970d32f713Shappy-lx 980d32f713Shappy-lx val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match { 990d32f713Shappy-lx case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv)) 1000d32f713Shappy-lx case None => None 1010d32f713Shappy-lx } 1020d32f713Shappy-lx 1038b037849SYinan Xu for (i <- 0 until NumCores) { 1044e12f40bSzhanglinjuan core_with_l2(i).clint_int_node := misc.clint.intnode 1054e12f40bSzhanglinjuan core_with_l2(i).plic_int_node :*= misc.plic.intnode 1064e12f40bSzhanglinjuan core_with_l2(i).debug_int_node := misc.debugModule.debug.dmOuter.dmOuter.intnode 107cac098b4SJiawei Lin misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 1084b40434cSzhanglinjuan if (!enableCHI) { 1094b40434cSzhanglinjuan misc.peripheral_ports(i) := core_with_l2(i).tl_uncache 1104b40434cSzhanglinjuan } else { 1114b40434cSzhanglinjuan // Make diplomacy happy 1124b40434cSzhanglinjuan val clientParameters = TLMasterPortParameters.v1( 1134b40434cSzhanglinjuan clients = Seq(TLMasterParameters.v1( 1144b40434cSzhanglinjuan "uncache" 1154b40434cSzhanglinjuan )) 1164b40434cSzhanglinjuan ) 1174b40434cSzhanglinjuan val clientNode = TLClientNode(Seq(clientParameters)) 1184b40434cSzhanglinjuan misc.peripheral_ports(i) := clientNode 1194b40434cSzhanglinjuan } 1204b40434cSzhanglinjuan misc.core_to_l3_ports.foreach(port => port(i) :=* core_with_l2(i).memory_port.get) 1210d32f713Shappy-lx memblock_pf_recv_nodes(i).map(recv => { 1220d32f713Shappy-lx println(s"Connecting Core_${i}'s L1 pf source to L3!") 1230d32f713Shappy-lx recv := core_with_l2(i).core_l3_pf_port.get 1240d32f713Shappy-lx }) 1258b037849SYinan Xu } 1268b037849SYinan Xu 12734ab1ae9SJiawei Lin l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 12838005240SJiawei Lin l3cacheOpt.map(_.intnode.map(int => { 12938005240SJiawei Lin misc.plic.intnode := IntBuffer() := int 13038005240SJiawei Lin })) 13134ab1ae9SJiawei Lin 13234ab1ae9SJiawei Lin val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 13334ab1ae9SJiawei Lin l3cacheOpt.get.rst_nodes.get 13434ab1ae9SJiawei Lin } else { 1358a167be7SHaojin Tang core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 13634ab1ae9SJiawei Lin } 13734ab1ae9SJiawei Lin 13834ab1ae9SJiawei Lin core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 13934ab1ae9SJiawei Lin case (source, sink) => sink := source 14034ab1ae9SJiawei Lin }) 141a1ea7f76SJiawei Lin 1424f94c0c6SJiawei Lin l3cacheOpt match { 1434f94c0c6SJiawei Lin case Some(l3) => 14414dc2851Swakafa misc.l3_out :*= l3.node :*= misc.l3_banked_xbar 1450d32f713Shappy-lx l3.pf_recv_node.map(recv => { 1460d32f713Shappy-lx println("Connecting L1 prefetcher to L3!") 1470d32f713Shappy-lx recv := l3_pf_sender_opt.get 1480d32f713Shappy-lx }) 1499672f0b7Swakafa l3.tpmeta_recv_node.foreach(recv => { 1509672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1519672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta request to L3!") 1529672f0b7Swakafa recv := core.core_l3_tpmeta_source_port.get 1539672f0b7Swakafa } 1549672f0b7Swakafa }) 1559672f0b7Swakafa l3.tpmeta_send_node.foreach(send => { 1569672f0b7Swakafa val broadcast = LazyModule(new ValidIOBroadcast[TPmetaResp]()) 1579672f0b7Swakafa broadcast.node := send 1589672f0b7Swakafa for ((core, i) <- core_with_l2.zipWithIndex) { 1599672f0b7Swakafa println(s"Connecting core_$i\'s L2 TPmeta response to L3!") 1609672f0b7Swakafa core.core_l3_tpmeta_sink_port.get := broadcast.node 1619672f0b7Swakafa } 1629672f0b7Swakafa }) 16373be64b3SJiawei Lin case None => 1649d5a2027SYinan Xu } 1658b037849SYinan Xu 166935edac4STang Haojin class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 167a5b77de4STang Haojin soc.XSTopPrefix.foreach { prefix => 168a5b77de4STang Haojin val mod = this.toNamed 169a5b77de4STang Haojin annotate(new ChiselAnnotation { 170a5b77de4STang Haojin def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true) 171a5b77de4STang Haojin }) 172a5b77de4STang Haojin } 173a5b77de4STang Haojin 174876196b7SMaxpicca-Li FileRegisters.add("dts", dts) 175876196b7SMaxpicca-Li FileRegisters.add("graphml", graphML) 176876196b7SMaxpicca-Li FileRegisters.add("json", json) 177876196b7SMaxpicca-Li FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 1784f0a2459Swakafa 179*2993c5ecSHaojin Tang val dma = socMisc.map(m => IO(Flipped(new VerilogAXI4Record(m.dma.elts.head.params)))) 180*2993c5ecSHaojin Tang val peripheral = socMisc.map(m => IO(new VerilogAXI4Record(m.peripheral.elts.head.params))) 181*2993c5ecSHaojin Tang val memory = IO(new VerilogAXI4Record(misc.memory.elts.head.params)) 18273be64b3SJiawei Lin 1834b40434cSzhanglinjuan socMisc match { 1844b40434cSzhanglinjuan case Some(m) => 185*2993c5ecSHaojin Tang m.dma.elements.head._2 <> dma.get.viewAs[AXI4Bundle] 186*2993c5ecSHaojin Tang peripheral.get.viewAs[AXI4Bundle] <> m.peripheral.elements.head._2 1874b40434cSzhanglinjuan dontTouch(dma.get) 1884b40434cSzhanglinjuan dontTouch(peripheral.get) 1894b40434cSzhanglinjuan case None => 1904b40434cSzhanglinjuan } 1914b40434cSzhanglinjuan 192*2993c5ecSHaojin Tang memory.viewAs[AXI4Bundle] <> misc.memory.elements.head._2 19373be64b3SJiawei Lin 1948b037849SYinan Xu val io = IO(new Bundle { 19594c92d92SYinan Xu val clock = Input(Bool()) 19667ba96b4SYinan Xu val reset = Input(AsyncReset()) 19734ab1ae9SJiawei Lin val sram_config = Input(UInt(16.W)) 1988b037849SYinan Xu val extIntrs = Input(UInt(NrExtIntr.W)) 19934ab1ae9SJiawei Lin val pll0_lock = Input(Bool()) 20034ab1ae9SJiawei Lin val pll0_ctrl = Output(Vec(6, UInt(32.W))) 201d4aca96cSlqre val systemjtag = new Bundle { 202d4aca96cSlqre val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 20367ba96b4SYinan Xu val reset = Input(AsyncReset()) // No reset allowed on top 204d4aca96cSlqre val mfr_id = Input(UInt(11.W)) 205d4aca96cSlqre val part_number = Input(UInt(16.W)) 206d4aca96cSlqre val version = Input(UInt(4.W)) 207d4aca96cSlqre } 20877bc15a2SYinan Xu val debug_reset = Output(Bool()) 2099e56439dSHazard val rtc_clock = Input(Bool()) 21098c71602SJiawei Lin val cacheable_check = new TLPMAIO() 211b6900d94SYinan Xu val riscv_halt = Output(Vec(NumCores, Bool())) 212c4b44470SGuokai Chen val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W))) 2138b037849SYinan Xu }) 21467ba96b4SYinan Xu 21567ba96b4SYinan Xu val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() } 21667ba96b4SYinan Xu val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() } 21767ba96b4SYinan Xu 21877bc15a2SYinan Xu // override LazyRawModuleImp's clock and reset 21977bc15a2SYinan Xu childClock := io.clock.asClock 22067ba96b4SYinan Xu childReset := reset_sync 22177bc15a2SYinan Xu 22277bc15a2SYinan Xu // output 22377bc15a2SYinan Xu io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 22477bc15a2SYinan Xu 22577bc15a2SYinan Xu // input 22608bf93ffSrvcoresjw dontTouch(io) 22708bf93ffSrvcoresjw dontTouch(memory) 22873be64b3SJiawei Lin misc.module.ext_intrs := io.extIntrs 2299e56439dSHazard misc.module.rtc_clock := io.rtc_clock 23034ab1ae9SJiawei Lin misc.module.pll0_lock := io.pll0_lock 23198c71602SJiawei Lin misc.module.cacheable_check <> io.cacheable_check 23234ab1ae9SJiawei Lin 23334ab1ae9SJiawei Lin io.pll0_ctrl <> misc.module.pll0_ctrl 234c0bc1ee4SYinan Xu 23577bc15a2SYinan Xu for ((core, i) <- core_with_l2.zipWithIndex) { 23677bc15a2SYinan Xu core.module.io.hartId := i.U 237b6900d94SYinan Xu io.riscv_halt(i) := core.module.io.cpu_halt 238c4b44470SGuokai Chen core.module.io.reset_vector := io.riscv_rst_vec(i) 2398b037849SYinan Xu } 2408b037849SYinan Xu 24134ab1ae9SJiawei Lin if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 24234ab1ae9SJiawei Lin // tie off core soft reset 24334ab1ae9SJiawei Lin for(node <- core_rst_nodes){ 244935edac4STang Haojin node.out.head._1 := false.B.asAsyncReset 24534ab1ae9SJiawei Lin } 24634ab1ae9SJiawei Lin } 24734ab1ae9SJiawei Lin 24860ebee38STang Haojin l3cacheOpt match { 24960ebee38STang Haojin case Some(l3) => 2500d32f713Shappy-lx l3.pf_recv_node match { 2510d32f713Shappy-lx case Some(recv) => 2520d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR 2530d32f713Shappy-lx for (i <- 0 until NumCores) { 2540d32f713Shappy-lx when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) { 2550d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr 2560d32f713Shappy-lx l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en 2570d32f713Shappy-lx } 2580d32f713Shappy-lx } 25960ebee38STang Haojin case None => 2600d32f713Shappy-lx } 26160ebee38STang Haojin l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr) 26260ebee38STang Haojin core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match } 26360ebee38STang Haojin case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B) 26460ebee38STang Haojin } 2650d32f713Shappy-lx 2664b40434cSzhanglinjuan core_with_l2.foreach { case tile => 2674b40434cSzhanglinjuan tile.module.io.chi.foreach { case chi_port => 2684b40434cSzhanglinjuan chi_port <> DontCare 2694b40434cSzhanglinjuan dontTouch(chi_port) 2704b40434cSzhanglinjuan } 2714b40434cSzhanglinjuan tile.module.io.nodeID.foreach { case nodeID => 2724b40434cSzhanglinjuan nodeID := DontCare 2734b40434cSzhanglinjuan dontTouch(nodeID) 2744b40434cSzhanglinjuan } 2754b40434cSzhanglinjuan } 2764b40434cSzhanglinjuan 27777bc15a2SYinan Xu misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 27873be64b3SJiawei Lin misc.module.debug_module_io.clock := io.clock 27967ba96b4SYinan Xu misc.module.debug_module_io.reset := reset_sync 280d4aca96cSlqre 28167ba96b4SYinan Xu misc.module.debug_module_io.debugIO.reset := misc.module.reset 28277bc15a2SYinan Xu misc.module.debug_module_io.debugIO.clock := io.clock.asClock 28377bc15a2SYinan Xu // TODO: delay 3 cycles? 28477bc15a2SYinan Xu misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 285d4aca96cSlqre // jtag connector 28673be64b3SJiawei Lin misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 287d4aca96cSlqre x.jtag <> io.systemjtag.jtag 28867ba96b4SYinan Xu x.reset := jtag_reset_sync 289d4aca96cSlqre x.mfr_id := io.systemjtag.mfr_id 290d4aca96cSlqre x.part_number := io.systemjtag.part_number 291d4aca96cSlqre x.version := io.systemjtag.version 292d4aca96cSlqre } 29377bc15a2SYinan Xu 29467ba96b4SYinan Xu withClockAndReset(io.clock.asClock, reset_sync) { 29577bc15a2SYinan Xu // Modules are reset one by one 29625cb35b6SJiawei Lin // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 29725cb35b6SJiawei Lin val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 2989eee369fSKamimiao ResetGen(resetChain, reset_sync, !debugOpts.ResetGen) 2998b037849SYinan Xu } 30077bc15a2SYinan Xu 3018b037849SYinan Xu } 302935edac4STang Haojin 303935edac4STang Haojin lazy val module = new XSTopImp(this) 3049d5a2027SYinan Xu} 3058b037849SYinan Xu 306935edac4STang Haojinobject TopMain extends App { 30751e45dbbSTang Haojin val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args) 30893610df3SMaxpicca-Li 30993610df3SMaxpicca-Li // tools: init to close dpi-c when in fpga 31093610df3SMaxpicca-Li val envInFPGA = config(DebugOptionsKey).FPGAPlatform 3112316cea8SJiuyue Ma val enableDifftest = config(DebugOptionsKey).EnableDifftest 31262129679Swakafa val enableChiselDB = config(DebugOptionsKey).EnableChiselDB 313047e34f9SMaxpicca-Li val enableConstantin = config(DebugOptionsKey).EnableConstantin 314047e34f9SMaxpicca-Li Constantin.init(enableConstantin && !envInFPGA) 31562129679Swakafa ChiselDB.init(enableChiselDB && !envInFPGA) 31693610df3SMaxpicca-Li 3176564f24dSJiawei Lin val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 31851e45dbbSTang Haojin Generator.execute(firrtlOpts, soc.module, firtoolOpts) 3192316cea8SJiuyue Ma 3202316cea8SJiuyue Ma // generate difftest bundles (w/o DifftestTopIO) 3212316cea8SJiuyue Ma if (enableDifftest) { 3222316cea8SJiuyue Ma DifftestModule.finish("XiangShan", false) 3232316cea8SJiuyue Ma } 3242316cea8SJiuyue Ma 325876196b7SMaxpicca-Li FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.") 3268b037849SYinan Xu} 327