xref: /XiangShan/src/main/scala/top/Top.scala (revision 25cb35b6acb01de2b6869f1546225b09496d44bb)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
178b037849SYinan Xupackage top
188b037849SYinan Xu
198b037849SYinan Xuimport chisel3._
208b037849SYinan Xuimport chisel3.util._
218b037849SYinan Xuimport xiangshan._
2294c92d92SYinan Xuimport utils._
238b037849SYinan Xuimport system._
24d4aca96cSlqreimport device._
258b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation
262225d46eSJiawei Linimport chipsalliance.rocketchip.config._
27a1ea7f76SJiawei Linimport device.{AXI4Plic, DebugModule, TLTimer}
288b037849SYinan Xuimport freechips.rocketchip.diplomacy._
298b037849SYinan Xuimport freechips.rocketchip.tilelink._
308b037849SYinan Xuimport freechips.rocketchip.amba.axi4._
31afcc4f2aSJiawei Linimport freechips.rocketchip.devices.tilelink._
322e3a956eSLinJiaweiimport freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode
33afcc4f2aSJiawei Linimport freechips.rocketchip.interrupts._
34d4aca96cSlqreimport freechips.rocketchip.jtag.JTAGIO
352e3a956eSLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
361a2cf152SYinan Xuimport freechips.rocketchip.tilelink
3773be64b3SJiawei Linimport freechips.rocketchip.util.{ElaborationArtefacts, HasRocketChipStageUtils, UIntToOH1}
38a1ea7f76SJiawei Linimport huancun.debug.TLLogger
39a1ea7f76SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun}
40d4aca96cSlqreimport freechips.rocketchip.devices.debug.{DebugIO, ResetCtrlIO}
41d4aca96cSlqre
42afcc4f2aSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule
43afcc4f2aSJiawei Lin  with BindingScope
44afcc4f2aSJiawei Lin{
4573be64b3SJiawei Lin  val misc = LazyModule(new SoCMisc())
46afcc4f2aSJiawei Lin  lazy val dts = DTS(bindingTree)
474f0a2459Swakafa  lazy val json = JSON(bindingTree)
488b037849SYinan Xu}
498b037849SYinan Xu
5073be64b3SJiawei Linclass XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter
518b037849SYinan Xu{
52afcc4f2aSJiawei Lin  ResourceBinding {
53afcc4f2aSJiawei Lin    val width = ResourceInt(2)
54afcc4f2aSJiawei Lin    val model = "freechips,rocketchip-unknown"
55afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "model").bind(ResourceString(model))
56afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev"))
57afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc"))
58afcc4f2aSJiawei Lin    Resource(ResourceAnchors.root, "width").bind(width)
59afcc4f2aSJiawei Lin    Resource(ResourceAnchors.soc, "width").bind(width)
60afcc4f2aSJiawei Lin    Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1))
61afcc4f2aSJiawei Lin    def bindManagers(xbar: TLNexusNode) = {
62afcc4f2aSJiawei Lin      ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager =>
63afcc4f2aSJiawei Lin        manager.resources.foreach(r => r.bind(manager.toResource))
64afcc4f2aSJiawei Lin      }
65afcc4f2aSJiawei Lin    }
6673be64b3SJiawei Lin    bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode])
6773be64b3SJiawei Lin    bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode])
68afcc4f2aSJiawei Lin  }
698b037849SYinan Xu
702225d46eSJiawei Lin  println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth")
718b037849SYinan Xu
7234ab1ae9SJiawei Lin  val core_with_l2 = tiles.map(coreParams =>
7373be64b3SJiawei Lin    LazyModule(new XSTile()(p.alterPartial({
742225d46eSJiawei Lin      case XSCoreParamsKey => coreParams
752225d46eSJiawei Lin    })))
762225d46eSJiawei Lin  )
778b037849SYinan Xu
7834ab1ae9SJiawei Lin  val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param =>
7934ab1ae9SJiawei Lin    LazyModule(new HuanCun()(new Config((_, _, _) => {
8034ab1ae9SJiawei Lin      case HCCacheParamsKey => l3param
8134ab1ae9SJiawei Lin    })))
8234ab1ae9SJiawei Lin  )
8334ab1ae9SJiawei Lin
848b037849SYinan Xu  for (i <- 0 until NumCores) {
8573be64b3SJiawei Lin    core_with_l2(i).clint_int_sink := misc.clint.intnode
86b3d79b37SYinan Xu    core_with_l2(i).plic_int_sink :*= misc.plic.intnode
8773be64b3SJiawei Lin    core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode
88cac098b4SJiawei Lin    misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source
8973be64b3SJiawei Lin    misc.peripheral_ports(i) := core_with_l2(i).uncache
9073be64b3SJiawei Lin    misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port
918b037849SYinan Xu  }
928b037849SYinan Xu
9334ab1ae9SJiawei Lin  l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar))
9438005240SJiawei Lin  l3cacheOpt.map(_.intnode.map(int => {
9538005240SJiawei Lin    misc.plic.intnode := IntBuffer() := int
9638005240SJiawei Lin  }))
9734ab1ae9SJiawei Lin
9834ab1ae9SJiawei Lin  val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){
9934ab1ae9SJiawei Lin    l3cacheOpt.get.rst_nodes.get
10034ab1ae9SJiawei Lin  } else {
10134ab1ae9SJiawei Lin    core_with_l2.map(_ => BundleBridgeSource(() => Bool()))
10234ab1ae9SJiawei Lin  }
10334ab1ae9SJiawei Lin
10434ab1ae9SJiawei Lin  core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({
10534ab1ae9SJiawei Lin    case (source, sink) =>  sink := source
10634ab1ae9SJiawei Lin  })
107a1ea7f76SJiawei Lin
1084f94c0c6SJiawei Lin  l3cacheOpt match {
1094f94c0c6SJiawei Lin    case Some(l3) =>
11059239bc9SJiawei Lin      misc.l3_out :*= l3.node :*= TLBuffer() :*= misc.l3_banked_xbar
11173be64b3SJiawei Lin    case None =>
1129d5a2027SYinan Xu  }
1138b037849SYinan Xu
11494c92d92SYinan Xu  lazy val module = new LazyRawModuleImp(this) {
115afcc4f2aSJiawei Lin    ElaborationArtefacts.add("dts", dts)
1164f0a2459Swakafa    ElaborationArtefacts.add("graphml", graphML)
1174f0a2459Swakafa    ElaborationArtefacts.add("json", json)
1184f0a2459Swakafa    ElaborationArtefacts.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader())
1194f0a2459Swakafa
12073be64b3SJiawei Lin    val dma = IO(Flipped(misc.dma.cloneType))
12173be64b3SJiawei Lin    val peripheral = IO(misc.peripheral.cloneType)
12273be64b3SJiawei Lin    val memory = IO(misc.memory.cloneType)
12373be64b3SJiawei Lin
12473be64b3SJiawei Lin    misc.dma <> dma
12573be64b3SJiawei Lin    peripheral <> misc.peripheral
12673be64b3SJiawei Lin    memory <> misc.memory
12773be64b3SJiawei Lin
1288b037849SYinan Xu    val io = IO(new Bundle {
12994c92d92SYinan Xu      val clock = Input(Bool())
13094c92d92SYinan Xu      val reset = Input(Bool())
13134ab1ae9SJiawei Lin      val sram_config = Input(UInt(16.W))
1328b037849SYinan Xu      val extIntrs = Input(UInt(NrExtIntr.W))
13334ab1ae9SJiawei Lin      val pll0_lock = Input(Bool())
13434ab1ae9SJiawei Lin      val pll0_ctrl = Output(Vec(6, UInt(32.W)))
135d4aca96cSlqre      val systemjtag = new Bundle {
136d4aca96cSlqre        val jtag = Flipped(new JTAGIO(hasTRSTn = false))
137d4aca96cSlqre        val reset = Input(Bool()) // No reset allowed on top
138d4aca96cSlqre        val mfr_id = Input(UInt(11.W))
139d4aca96cSlqre        val part_number = Input(UInt(16.W))
140d4aca96cSlqre        val version = Input(UInt(4.W))
141d4aca96cSlqre      }
14277bc15a2SYinan Xu      val debug_reset = Output(Bool())
14398c71602SJiawei Lin      val cacheable_check = new TLPMAIO()
1448b037849SYinan Xu    })
14577bc15a2SYinan Xu    // override LazyRawModuleImp's clock and reset
14677bc15a2SYinan Xu    childClock := io.clock.asClock
14777bc15a2SYinan Xu    childReset := io.reset
14877bc15a2SYinan Xu
14977bc15a2SYinan Xu    // output
15077bc15a2SYinan Xu    io.debug_reset := misc.module.debug_module_io.debugIO.ndreset
15177bc15a2SYinan Xu
15277bc15a2SYinan Xu    // input
15308bf93ffSrvcoresjw    dontTouch(dma)
15408bf93ffSrvcoresjw    dontTouch(io)
15508bf93ffSrvcoresjw    dontTouch(peripheral)
15608bf93ffSrvcoresjw    dontTouch(memory)
15773be64b3SJiawei Lin    misc.module.ext_intrs := io.extIntrs
15834ab1ae9SJiawei Lin    misc.module.pll0_lock := io.pll0_lock
15998c71602SJiawei Lin    misc.module.cacheable_check <> io.cacheable_check
16034ab1ae9SJiawei Lin
16134ab1ae9SJiawei Lin    io.pll0_ctrl <> misc.module.pll0_ctrl
162c0bc1ee4SYinan Xu
16377bc15a2SYinan Xu    for ((core, i) <- core_with_l2.zipWithIndex) {
16477bc15a2SYinan Xu      core.module.io.hartId := i.U
1658b037849SYinan Xu    }
1668b037849SYinan Xu
16734ab1ae9SJiawei Lin    if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){
16834ab1ae9SJiawei Lin      // tie off core soft reset
16934ab1ae9SJiawei Lin      for(node <- core_rst_nodes){
17034ab1ae9SJiawei Lin        node.out.head._1 := false.B
17134ab1ae9SJiawei Lin      }
17234ab1ae9SJiawei Lin    }
17334ab1ae9SJiawei Lin
17477bc15a2SYinan Xu    misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool)
17573be64b3SJiawei Lin    misc.module.debug_module_io.clock := io.clock
17673be64b3SJiawei Lin    misc.module.debug_module_io.reset := io.reset
177d4aca96cSlqre
17877bc15a2SYinan Xu    // TODO: use synchronizer?
17977bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.reset := io.systemjtag.reset
18077bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.clock := io.clock.asClock
18177bc15a2SYinan Xu    // TODO: delay 3 cycles?
18277bc15a2SYinan Xu    misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive
183d4aca96cSlqre    // jtag connector
18473be64b3SJiawei Lin    misc.module.debug_module_io.debugIO.systemjtag.foreach { x =>
185d4aca96cSlqre      x.jtag        <> io.systemjtag.jtag
186d4aca96cSlqre      x.reset       := io.systemjtag.reset
187d4aca96cSlqre      x.mfr_id      := io.systemjtag.mfr_id
188d4aca96cSlqre      x.part_number := io.systemjtag.part_number
189d4aca96cSlqre      x.version     := io.systemjtag.version
190d4aca96cSlqre    }
19177bc15a2SYinan Xu
19277bc15a2SYinan Xu    withClockAndReset(io.clock.asClock, io.reset) {
19377bc15a2SYinan Xu      // Modules are reset one by one
194*25cb35b6SJiawei Lin      // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores}
195*25cb35b6SJiawei Lin      val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module))
19677bc15a2SYinan Xu      ResetGen(resetChain, io.reset, !debugOpts.FPGAPlatform)
1978b037849SYinan Xu    }
19877bc15a2SYinan Xu
1998b037849SYinan Xu  }
2009d5a2027SYinan Xu}
2018b037849SYinan Xu
202afcc4f2aSJiawei Linobject TopMain extends App with HasRocketChipStageUtils {
2038b037849SYinan Xu  override def main(args: Array[String]): Unit = {
20445c767e3SLinJiawei    val (config, firrtlOpts) = ArgParser.parse(args)
2056564f24dSJiawei Lin    val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config)
20645c767e3SLinJiawei    XiangShanStage.execute(firrtlOpts, Seq(
2078b037849SYinan Xu      ChiselGeneratorAnnotation(() => {
2088b037849SYinan Xu        soc.module
2098b037849SYinan Xu      })
2108b037849SYinan Xu    ))
211afcc4f2aSJiawei Lin    ElaborationArtefacts.files.foreach{ case (extension, contents) =>
212afcc4f2aSJiawei Lin      writeOutputFile("./build", s"XSTop.${extension}", contents())
213afcc4f2aSJiawei Lin    }
2148b037849SYinan Xu  }
2158b037849SYinan Xu}
216