xref: /XiangShan/src/main/scala/top/Top.scala (revision 2225d46ebbe2fd16b9b29963c27a7d0385a42709)
18b037849SYinan Xupackage top
28b037849SYinan Xu
38b037849SYinan Xuimport chisel3._
48b037849SYinan Xuimport chisel3.util._
58b037849SYinan Xuimport xiangshan._
694c92d92SYinan Xuimport utils._
78b037849SYinan Xuimport system._
88b037849SYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation
9*2225d46eSJiawei Linimport chipsalliance.rocketchip.config._
102e3a956eSLinJiaweiimport device.{AXI4Plic, TLTimer}
118b037849SYinan Xuimport freechips.rocketchip.diplomacy._
128b037849SYinan Xuimport freechips.rocketchip.tilelink._
138b037849SYinan Xuimport freechips.rocketchip.amba.axi4._
148b037849SYinan Xuimport freechips.rocketchip.devices.tilelink.{DevNullParams, TLError}
152e3a956eSLinJiaweiimport freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode
162e3a956eSLinJiaweiimport freechips.rocketchip.interrupts.{IntSinkNode, IntSinkPortSimple}
172e3a956eSLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
1894c92d92SYinan Xuimport sifive.blocks.inclusivecache.{InclusiveCache, InclusiveCacheMicroParameters, CacheParameters}
198b037849SYinan Xuimport xiangshan.cache.prefetch.L2Prefetcher
208b037849SYinan Xu
218b037849SYinan Xu
22*2225d46eSJiawei Linclass XSCoreWithL2()(implicit p: Parameters) extends LazyModule
23*2225d46eSJiawei Lin  with HasXSParameter with HasSoCParameter {
2494c92d92SYinan Xu  private val core = LazyModule(new XSCore())
2594c92d92SYinan Xu  private val l2prefetcher = LazyModule(new L2Prefetcher())
2694c92d92SYinan Xu  private val l2xbar = TLXbar()
2794c92d92SYinan Xu
286c4d7a40SYinan Xu  val l2cache = LazyModule(new InclusiveCache(
296c4d7a40SYinan Xu    CacheParameters(
306c4d7a40SYinan Xu      level = 2,
316c4d7a40SYinan Xu      ways = L2NWays,
326c4d7a40SYinan Xu      sets = L2NSets,
336c4d7a40SYinan Xu      blockBytes = L2BlockSize,
346c4d7a40SYinan Xu      beatBytes = L1BusWidth / 8, // beatBytes = l1BusDataWidth / 8
3511b3c588SAllen      cacheName = s"L2",
3683cb791fSallen      uncachedGet = true,
3711b3c588SAllen      enablePerf = false
386c4d7a40SYinan Xu    ),
396c4d7a40SYinan Xu    InclusiveCacheMicroParameters(
40f5089e26SWonicon      memCycles = 25,
416c4d7a40SYinan Xu      writeBytes = 32
422791c549Szfw    ),
43*2225d46eSJiawei Lin    fpga = debugOpts.FPGAPlatform
446c4d7a40SYinan Xu  ))
4594c92d92SYinan Xu  val uncache = TLXbar()
466c4d7a40SYinan Xu
476c4d7a40SYinan Xu  l2xbar := TLBuffer() := core.memBlock.dcache.clientNode
486c4d7a40SYinan Xu  l2xbar := TLBuffer() := core.l1pluscache.clientNode
496c4d7a40SYinan Xu  l2xbar := TLBuffer() := core.ptw.node
506c4d7a40SYinan Xu  l2xbar := TLBuffer() := l2prefetcher.clientNode
516c4d7a40SYinan Xu  l2cache.node := TLBuffer() := l2xbar
526c4d7a40SYinan Xu
5394c92d92SYinan Xu  uncache := TLBuffer() := core.frontend.instrUncache.clientNode
5494c92d92SYinan Xu  uncache := TLBuffer() := core.memBlock.uncache.clientNode
556c4d7a40SYinan Xu
5694c92d92SYinan Xu  lazy val module = new LazyModuleImp(this) {
576c4d7a40SYinan Xu    val io = IO(new Bundle {
586c4d7a40SYinan Xu      val hartId = Input(UInt(64.W))
596c4d7a40SYinan Xu      val externalInterrupt = new ExternalInterruptIO
604e3ce935Sljw      val l1plus_error, icache_error, dcache_error = new L1CacheErrorInfo
616c4d7a40SYinan Xu    })
626c4d7a40SYinan Xu
6394c92d92SYinan Xu    core.module.io.hartId := io.hartId
6494c92d92SYinan Xu    core.module.io.externalInterrupt := io.externalInterrupt
65c0bc1ee4SYinan Xu    l2prefetcher.module.io.enable := core.module.io.l2_pf_enable
6694c92d92SYinan Xu    l2prefetcher.module.io.in <> l2cache.module.io
6794c92d92SYinan Xu    io.l1plus_error <> core.module.io.l1plus_error
6894c92d92SYinan Xu    io.icache_error <> core.module.io.icache_error
6994c92d92SYinan Xu    io.dcache_error <> core.module.io.dcache_error
706c4d7a40SYinan Xu
71*2225d46eSJiawei Lin    val core_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform))
7294c92d92SYinan Xu    core.module.reset := core_reset_gen.io.out
7394c92d92SYinan Xu
74*2225d46eSJiawei Lin    val l2_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform))
7594c92d92SYinan Xu    l2prefetcher.module.reset := l2_reset_gen.io.out
7694c92d92SYinan Xu    l2cache.module.reset := l2_reset_gen.io.out
7794c92d92SYinan Xu  }
7894c92d92SYinan Xu}
796c4d7a40SYinan Xu
80*2225d46eSJiawei Linabstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
818b037849SYinan Xu  val bankedNode = BankBinder(L3NBanks, L3BlockSize)
828b037849SYinan Xu  val peripheralXbar = TLXbar()
838b037849SYinan Xu  val l3_xbar = TLXbar()
848b037849SYinan Xu}
858b037849SYinan Xu
868b037849SYinan Xu// We adapt the following three traits from rocket-chip.
878b037849SYinan Xu// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
888b037849SYinan Xutrait HaveSlaveAXI4Port {
898b037849SYinan Xu  this: BaseXSSoc =>
908b037849SYinan Xu
918b037849SYinan Xu  val idBits = 16
928b037849SYinan Xu
938b037849SYinan Xu  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
948b037849SYinan Xu    Seq(AXI4MasterParameters(
958b037849SYinan Xu      name = "dma",
968b037849SYinan Xu      id = IdRange(0, 1 << idBits)
978b037849SYinan Xu    ))
988b037849SYinan Xu  )))
998b037849SYinan Xu  private val errorDevice = LazyModule(new TLError(
1008b037849SYinan Xu    params = DevNullParams(
1018b037849SYinan Xu      address = Seq(AddressSet(0x0, 0x7fffffffL)),
1028b037849SYinan Xu      maxAtomic = 8,
1038b037849SYinan Xu      maxTransfer = 64),
104*2225d46eSJiawei Lin    beatBytes = L3InnerBusWidth / 8
1058b037849SYinan Xu  ))
1068b037849SYinan Xu  private val error_xbar = TLXbar()
1078b037849SYinan Xu
1088b037849SYinan Xu  error_xbar :=
1098b037849SYinan Xu    AXI4ToTL() :=
1108b037849SYinan Xu    AXI4UserYanker(Some(1)) :=
1118b037849SYinan Xu    AXI4Fragmenter() :=
1128b037849SYinan Xu    AXI4IdIndexer(1) :=
1138b037849SYinan Xu    l3FrontendAXI4Node
1148b037849SYinan Xu  errorDevice.node := error_xbar
1158b037849SYinan Xu  l3_xbar :=
1168b037849SYinan Xu    TLBuffer() :=
1178b037849SYinan Xu    error_xbar
1188b037849SYinan Xu
1198b037849SYinan Xu  val dma = InModuleBody {
1208b037849SYinan Xu    l3FrontendAXI4Node.makeIOs()
1218b037849SYinan Xu  }
1228b037849SYinan Xu}
1238b037849SYinan Xu
1248b037849SYinan Xutrait HaveAXI4MemPort {
1258b037849SYinan Xu  this: BaseXSSoc =>
1268b037849SYinan Xu  // 40-bit physical address
1278b037849SYinan Xu  val memRange = AddressSet(0x00000000L, 0xffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
128329e267dSYinan Xu  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
1298b037849SYinan Xu    AXI4SlavePortParameters(
1308b037849SYinan Xu      slaves = Seq(
1318b037849SYinan Xu        AXI4SlaveParameters(
1328b037849SYinan Xu          address = memRange,
1338b037849SYinan Xu          regionType = RegionType.UNCACHED,
1348b037849SYinan Xu          executable = true,
1358b037849SYinan Xu          supportsRead = TransferSizes(1, L3BlockSize),
1368b037849SYinan Xu          supportsWrite = TransferSizes(1, L3BlockSize),
1378b037849SYinan Xu          interleavedId = Some(0)
1388b037849SYinan Xu        )
1398b037849SYinan Xu      ),
140*2225d46eSJiawei Lin      beatBytes = L3OuterBusWidth / 8
1418b037849SYinan Xu    )
142329e267dSYinan Xu  ))
1438b037849SYinan Xu
144329e267dSYinan Xu  val mem_xbar = TLXbar()
145329e267dSYinan Xu  mem_xbar :=* TLBuffer() :=* TLCacheCork() :=* bankedNode
146329e267dSYinan Xu  memAXI4SlaveNode :=
147329e267dSYinan Xu    AXI4UserYanker() :=
148329e267dSYinan Xu    AXI4Deinterleaver(L3BlockSize) :=
149329e267dSYinan Xu    TLToAXI4() :=
150*2225d46eSJiawei Lin    TLWidthWidget(L3OuterBusWidth / 8) :=
151329e267dSYinan Xu    mem_xbar
1528b037849SYinan Xu
1538b037849SYinan Xu  val memory = InModuleBody {
1548b037849SYinan Xu    memAXI4SlaveNode.makeIOs()
1558b037849SYinan Xu  }
1568b037849SYinan Xu}
1578b037849SYinan Xu
1588b037849SYinan Xu
1598b037849SYinan Xutrait HaveAXI4PeripheralPort { this: BaseXSSoc =>
1608b037849SYinan Xu  // on-chip devices: 0x3800_000 - 0x3fff_ffff
1618b037849SYinan Xu  val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL)
1628b037849SYinan Xu  val peripheralRange = AddressSet(0x0, 0x7fffffff).subtract(onChipPeripheralRange)
1638b037849SYinan Xu  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
1648b037849SYinan Xu    Seq(AXI4SlaveParameters(
1658b037849SYinan Xu      address = peripheralRange,
1668b037849SYinan Xu      regionType = RegionType.UNCACHED,
1678b037849SYinan Xu      supportsRead = TransferSizes(1, 8),
1688b037849SYinan Xu      supportsWrite = TransferSizes(1, 8),
1698b037849SYinan Xu      interleavedId = Some(0)
1708b037849SYinan Xu    )),
1718b037849SYinan Xu    beatBytes = 8
1728b037849SYinan Xu  )))
1738b037849SYinan Xu
1748b037849SYinan Xu  peripheralNode :=
1758b037849SYinan Xu    AXI4UserYanker() :=
1769d4d50e0SYinan Xu    AXI4Deinterleaver(8) :=
1778b037849SYinan Xu    TLToAXI4() :=
1788b037849SYinan Xu    peripheralXbar
1798b037849SYinan Xu
1808b037849SYinan Xu  val peripheral = InModuleBody {
1818b037849SYinan Xu    peripheralNode.makeIOs()
1828b037849SYinan Xu  }
1838b037849SYinan Xu
1848b037849SYinan Xu}
1858b037849SYinan Xu
186*2225d46eSJiawei Linclass XSTop()(implicit p: Parameters) extends XSTopWithoutDMA
187*2225d46eSJiawei Lin  with HaveSlaveAXI4Port
1888b037849SYinan Xu
189*2225d46eSJiawei Linclass XSTopWithoutDMA()(implicit p: Parameters) extends BaseXSSoc()
1908b037849SYinan Xu  with HaveAXI4MemPort
1918b037849SYinan Xu  with HaveAXI4PeripheralPort
1928b037849SYinan Xu{
1938b037849SYinan Xu
194*2225d46eSJiawei Lin  println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth")
1958b037849SYinan Xu
196*2225d46eSJiawei Lin  val core_with_l2 = soc.cores.map(coreParams =>
197*2225d46eSJiawei Lin    LazyModule(new XSCoreWithL2()(p.alterPartial({
198*2225d46eSJiawei Lin      case XSCoreParamsKey => coreParams
199*2225d46eSJiawei Lin    })))
200*2225d46eSJiawei Lin  )
2018b037849SYinan Xu
2028b037849SYinan Xu  for (i <- 0 until NumCores) {
20394c92d92SYinan Xu    peripheralXbar := TLBuffer() := core_with_l2(i).uncache
2046c4d7a40SYinan Xu    l3_xbar := TLBuffer() := core_with_l2(i).l2cache.node
2058b037849SYinan Xu  }
2068b037849SYinan Xu
2078b037849SYinan Xu  private val clint = LazyModule(new TLTimer(
2088b037849SYinan Xu    Seq(AddressSet(0x38000000L, 0x0000ffffL)),
209*2225d46eSJiawei Lin    sim = !debugOpts.FPGAPlatform, NumCores
2108b037849SYinan Xu  ))
2118b037849SYinan Xu  clint.node := peripheralXbar
2128b037849SYinan Xu
2132e3a956eSLinJiawei  val fakeTreeNode = new GenericLogicalTreeNode
2142e3a956eSLinJiawei  val beu = LazyModule(
2152e3a956eSLinJiawei    new BusErrorUnit(new XSL1BusErrors(NumCores), BusErrorUnitParams(0x38010000), fakeTreeNode))
2162e3a956eSLinJiawei  beu.node := peripheralXbar
2172e3a956eSLinJiawei
218*2225d46eSJiawei Lin  class BeuSinkNode()(implicit p: Parameters) extends LazyModule {
2192e3a956eSLinJiawei    val intSinkNode = IntSinkNode(IntSinkPortSimple())
2202e3a956eSLinJiawei    lazy val module = new LazyModuleImp(this){
2212e3a956eSLinJiawei      val interrupt = IO(Output(Bool()))
2222e3a956eSLinJiawei      interrupt := intSinkNode.in.head._1.head
2232e3a956eSLinJiawei    }
2242e3a956eSLinJiawei  }
2252e3a956eSLinJiawei  val beuSink = LazyModule(new BeuSinkNode())
2262e3a956eSLinJiawei  beuSink.intSinkNode := beu.intNode
2272e3a956eSLinJiawei
2288b037849SYinan Xu  val plic = LazyModule(new AXI4Plic(
2298b037849SYinan Xu    Seq(AddressSet(0x3c000000L, 0x03ffffffL)),
230*2225d46eSJiawei Lin    NumCores, NrExtIntr + 1,
231*2225d46eSJiawei Lin    !debugOpts.FPGAPlatform,
2328b037849SYinan Xu  ))
2338b037849SYinan Xu  plic.node := AXI4IdentityNode() := AXI4UserYanker() := TLToAXI4() := peripheralXbar
2348b037849SYinan Xu
2358b037849SYinan Xu  val l3cache = LazyModule(new InclusiveCache(
2368b037849SYinan Xu    CacheParameters(
2378b037849SYinan Xu      level = 3,
2388b037849SYinan Xu      ways = L3NWays,
2398b037849SYinan Xu      sets = L3NSets,
2408b037849SYinan Xu      blockBytes = L3BlockSize,
241*2225d46eSJiawei Lin      beatBytes = L3InnerBusWidth / 8,
24211b3c588SAllen      cacheName = "L3",
24383cb791fSallen      uncachedGet = false,
24411b3c588SAllen      enablePerf = false
2458b037849SYinan Xu    ),
2468b037849SYinan Xu    InclusiveCacheMicroParameters(
247f5089e26SWonicon      memCycles = 25,
2488b037849SYinan Xu      writeBytes = 32
2492791c549Szfw    ),
250*2225d46eSJiawei Lin    fpga = debugOpts.FPGAPlatform
25194c92d92SYinan Xu  ))
2528b037849SYinan Xu
25394c92d92SYinan Xu  bankedNode :*= l3cache.node :*= TLBuffer() :*= l3_xbar
2548b037849SYinan Xu
25594c92d92SYinan Xu  lazy val module = new LazyRawModuleImp(this) {
2568b037849SYinan Xu    val io = IO(new Bundle {
25794c92d92SYinan Xu      val clock = Input(Bool())
25894c92d92SYinan Xu      val reset = Input(Bool())
2598b037849SYinan Xu      val extIntrs = Input(UInt(NrExtIntr.W))
2608b037849SYinan Xu      // val meip = Input(Vec(NumCores, Bool()))
261*2225d46eSJiawei Lin      val ila = if(debugOpts.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None
2628b037849SYinan Xu    })
26394c92d92SYinan Xu    childClock := io.clock.asClock()
2648b037849SYinan Xu
26594c92d92SYinan Xu    withClockAndReset(childClock, io.reset) {
266*2225d46eSJiawei Lin      val resetGen = Module(new ResetGen(1, !debugOpts.FPGAPlatform))
26794c92d92SYinan Xu      resetGen.suggestName("top_reset_gen")
26894c92d92SYinan Xu      childReset := resetGen.io.out
26994c92d92SYinan Xu    }
27094c92d92SYinan Xu
27194c92d92SYinan Xu    withClockAndReset(childClock, childReset) {
272c0bc1ee4SYinan Xu      plic.module.io.extra.get.intrVec <> Cat(beuSink.module.interrupt, io.extIntrs)
273c0bc1ee4SYinan Xu
2748b037849SYinan Xu      for (i <- 0 until NumCores) {
275*2225d46eSJiawei Lin        val core_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform))
27694c92d92SYinan Xu        core_reset_gen.suggestName(s"core_${i}_reset_gen")
27794c92d92SYinan Xu        core_with_l2(i).module.reset := core_reset_gen.io.out
2786c4d7a40SYinan Xu        core_with_l2(i).module.io.hartId := i.U
2796c4d7a40SYinan Xu        core_with_l2(i).module.io.externalInterrupt.mtip := clint.module.io.mtip(i)
2806c4d7a40SYinan Xu        core_with_l2(i).module.io.externalInterrupt.msip := clint.module.io.msip(i)
2816c4d7a40SYinan Xu        core_with_l2(i).module.io.externalInterrupt.meip := plic.module.io.extra.get.meip(i)
282c0bc1ee4SYinan Xu        beu.module.io.errors.l1plus(i) := core_with_l2(i).module.io.l1plus_error
283c0bc1ee4SYinan Xu        beu.module.io.errors.icache(i) := core_with_l2(i).module.io.icache_error
284c0bc1ee4SYinan Xu        beu.module.io.errors.dcache(i) := core_with_l2(i).module.io.dcache_error
2858b037849SYinan Xu      }
2868b037849SYinan Xu
287*2225d46eSJiawei Lin      val l3_reset_gen = Module(new ResetGen(1, !debugOpts.FPGAPlatform))
28894c92d92SYinan Xu      l3_reset_gen.suggestName("l3_reset_gen")
28994c92d92SYinan Xu      l3cache.module.reset := l3_reset_gen.io.out
29094c92d92SYinan Xu    }
2918b037849SYinan Xu  }
2928b037849SYinan Xu}
2938b037849SYinan Xu
294*2225d46eSJiawei Linclass DefaultConfig(n: Int) extends Config((site, here, up) => {
295*2225d46eSJiawei Lin  case XLen => 64
296*2225d46eSJiawei Lin  case DebugOptionsKey => DebugOptions()
297*2225d46eSJiawei Lin  case SoCParamsKey => SoCParameters(
298*2225d46eSJiawei Lin    cores = List.tabulate(n){ i => XSCoreParameters(HartId = i) }
299*2225d46eSJiawei Lin  )
300*2225d46eSJiawei Lin})
301*2225d46eSJiawei Lin
3028b037849SYinan Xuobject TopMain extends App {
3038b037849SYinan Xu  override def main(args: Array[String]): Unit = {
304*2225d46eSJiawei Lin    val numCores = if(args.contains("--dual-core")) 2 else 1
3058b037849SYinan Xu    val otherArgs = args.filterNot(_ == "--dual-core")
306*2225d46eSJiawei Lin    implicit val config = new DefaultConfig(numCores)
3078b037849SYinan Xu    XiangShanStage.execute(otherArgs, Seq(
3088b037849SYinan Xu      ChiselGeneratorAnnotation(() => {
3098b037849SYinan Xu        val soc = LazyModule(new XSTop())
3108b037849SYinan Xu        soc.module
3118b037849SYinan Xu      })
3128b037849SYinan Xu    ))
3138b037849SYinan Xu  }
3148b037849SYinan Xu}
315