1/*************************************************************************************** 2* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2025 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* 6* XiangShan is licensed under Mulan PSL v2. 7* You can use this software according to the terms and conditions of the Mulan PSL v2. 8* You may obtain a copy of Mulan PSL v2 at: 9* http://license.coscl.org.cn/MulanPSL2 10* 11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14* 15* See the Mulan PSL v2 for more details. 16***************************************************************************************/ 17 18package top 19 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import utils._ 24import utility._ 25import system._ 26import org.chipsalliance.cde.config._ 27import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, MaxHartIdBits, XLen} 28import xiangshan.frontend.icache.ICacheParameters 29import freechips.rocketchip.devices.debug._ 30import openLLC.OpenLLCParam 31import freechips.rocketchip.diplomacy._ 32import xiangshan.backend.dispatch.DispatchParameters 33import xiangshan.backend.regfile.{IntPregParams, VfPregParams} 34import xiangshan.cache.DCacheParameters 35import xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 36import device.EnableJtag 37import huancun._ 38import coupledL2._ 39import coupledL2.prefetch._ 40 41class BaseConfig(n: Int) extends Config((site, here, up) => { 42 case XLen => 64 43 case DebugOptionsKey => DebugOptions() 44 case SoCParamsKey => SoCParameters() 45 case PMParameKey => PMParameters() 46 case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 47 case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 48 case DebugModuleKey => Some(DebugModuleParams( 49 nAbstractDataWords = (if (site(XLen) == 32) 1 else if (site(XLen) == 64) 2 else 4), 50 maxSupportedSBAccess = site(XLen), 51 hasBusMaster = true, 52 baseAddress = BigInt(0x38020000), 53 nScratch = 2, 54 crossingHasSafeReset = false, 55 hasHartResets = true 56 )) 57 case JtagDTMKey => JtagDTMKey 58 case MaxHartIdBits => log2Up(n) max 6 59 case EnableJtag => true.B 60}) 61 62// Synthesizable minimal XiangShan 63// * It is still an out-of-order, super-scalaer arch 64// * L1 cache included 65// * L2 cache NOT included 66// * L3 cache included 67class MinimalConfig(n: Int = 1) extends Config( 68 new BaseConfig(n).alter((site, here, up) => { 69 case XSTileKey => up(XSTileKey).map( 70 p => p.copy( 71 DecodeWidth = 6, 72 RenameWidth = 6, 73 RobCommitWidth = 8, 74 FetchWidth = 4, 75 VirtualLoadQueueSize = 24, 76 LoadQueueRARSize = 24, 77 LoadQueueRAWSize = 12, 78 LoadQueueReplaySize = 24, 79 LoadUncacheBufferSize = 8, 80 LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 81 RollbackGroupSize = 8, 82 StoreQueueSize = 20, 83 StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 84 StoreQueueForwardWithMask = true, 85 // ============ VLSU ============ 86 VlMergeBufferSize = 16, 87 VsMergeBufferSize = 8, 88 UopWritebackWidth = 2, 89 // ============================== 90 RobSize = 48, 91 RabSize = 96, 92 FtqSize = 8, 93 IBufSize = 24, 94 IBufNBank = 6, 95 StoreBufferSize = 4, 96 StoreBufferThreshold = 3, 97 IssueQueueSize = 10, 98 IssueQueueCompEntrySize = 4, 99 dpParams = DispatchParameters( 100 IntDqSize = 12, 101 FpDqSize = 12, 102 LsDqSize = 12, 103 IntDqDeqWidth = 8, 104 FpDqDeqWidth = 6, 105 VecDqDeqWidth = 6, 106 LsDqDeqWidth = 6 107 ), 108 intPreg = IntPregParams( 109 numEntries = 64, 110 numRead = None, 111 numWrite = None, 112 ), 113 vfPreg = VfPregParams( 114 numEntries = 160, 115 numRead = None, 116 numWrite = None, 117 ), 118 icacheParameters = ICacheParameters( 119 nSets = 64, // 16KB ICache 120 tagECC = Some("parity"), 121 dataECC = Some("parity"), 122 replacer = Some("setplru"), 123 cacheCtrlAddressOpt = Some(AddressSet(0x38022080, 0x7f)), 124 ), 125 dcacheParametersOpt = Some(DCacheParameters( 126 nSets = 64, // 32KB DCache 127 nWays = 8, 128 tagECC = Some("secded"), 129 dataECC = Some("secded"), 130 replacer = Some("setplru"), 131 nMissEntries = 4, 132 nProbeEntries = 4, 133 nReleaseEntries = 8, 134 nMaxPrefetchEntry = 2, 135 enableTagEcc = true, 136 enableDataEcc = true, 137 cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 138 )), 139 // ============ BPU =============== 140 EnableLoop = false, 141 EnableGHistDiff = false, 142 FtbSize = 256, 143 FtbWays = 2, 144 RasSize = 8, 145 RasSpecSize = 16, 146 TageTableInfos = 147 Seq((512, 4, 6), 148 (512, 9, 6), 149 (1024, 19, 6)), 150 SCNRows = 128, 151 SCNTables = 2, 152 SCHistLens = Seq(0, 5), 153 ITTageTableInfos = 154 Seq((256, 4, 7), 155 (256, 8, 7), 156 (512, 16, 7)), 157 // ================================ 158 itlbParameters = TLBParameters( 159 name = "itlb", 160 fetchi = true, 161 useDmode = false, 162 NWays = 4, 163 ), 164 ldtlbParameters = TLBParameters( 165 name = "ldtlb", 166 NWays = 4, 167 partialStaticPMP = true, 168 outsideRecvFlush = true, 169 outReplace = false, 170 lgMaxSize = 4 171 ), 172 sttlbParameters = TLBParameters( 173 name = "sttlb", 174 NWays = 4, 175 partialStaticPMP = true, 176 outsideRecvFlush = true, 177 outReplace = false, 178 lgMaxSize = 4 179 ), 180 hytlbParameters = TLBParameters( 181 name = "hytlb", 182 NWays = 4, 183 partialStaticPMP = true, 184 outsideRecvFlush = true, 185 outReplace = false, 186 lgMaxSize = 4 187 ), 188 pftlbParameters = TLBParameters( 189 name = "pftlb", 190 NWays = 4, 191 partialStaticPMP = true, 192 outsideRecvFlush = true, 193 outReplace = false, 194 lgMaxSize = 4 195 ), 196 btlbParameters = TLBParameters( 197 name = "btlb", 198 NWays = 4, 199 ), 200 l2tlbParameters = L2TLBParameters( 201 l3Size = 4, 202 l2Size = 4, 203 l1nSets = 4, 204 l1nWays = 4, 205 l1ReservedBits = 1, 206 l0nSets = 4, 207 l0nWays = 8, 208 l0ReservedBits = 0, 209 spSize = 4, 210 ), 211 L2CacheParamsOpt = Some(L2Param( 212 name = "L2", 213 ways = 8, 214 sets = 128, 215 echoField = Seq(huancun.DirtyField()), 216 prefetch = Nil, 217 clientCaches = Seq(L1Param( 218 "dcache", 219 isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 220 )), 221 )), 222 L2NBanks = 2, 223 prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 224 ) 225 ) 226 case SoCParamsKey => 227 val tiles = site(XSTileKey) 228 up(SoCParamsKey).copy( 229 L3CacheParamsOpt = Option.when(!up(EnableCHI))(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 230 sets = 1024, 231 inclusive = false, 232 clientCaches = tiles.map{ core => 233 val clientDirBytes = tiles.map{ t => 234 t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 235 }.sum 236 val l2params = core.L2CacheParamsOpt.get.toCacheParams 237 l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 238 }, 239 simulation = !site(DebugOptionsKey).FPGAPlatform, 240 prefetch = None 241 )), 242 OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam( 243 name = "LLC", 244 ways = 8, 245 sets = 2048, 246 banks = 4, 247 clientCaches = Seq(L2Param()) 248 )), 249 L3NBanks = 1 250 ) 251 }) 252) 253 254// Non-synthesizable MinimalConfig, for fast simulation only 255class MinimalSimConfig(n: Int = 1) extends Config( 256 new MinimalConfig(n).alter((site, here, up) => { 257 case XSTileKey => up(XSTileKey).map(_.copy( 258 dcacheParametersOpt = None, 259 softPTW = true 260 )) 261 case SoCParamsKey => up(SoCParamsKey).copy( 262 L3CacheParamsOpt = None, 263 OpenLLCParamsOpt = None 264 ) 265 }) 266) 267 268case class WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 269 case XSTileKey => 270 val sets = n * 1024 / ways / 64 271 up(XSTileKey).map(_.copy( 272 dcacheParametersOpt = Some(DCacheParameters( 273 nSets = sets, 274 nWays = ways, 275 tagECC = Some("secded"), 276 dataECC = Some("secded"), 277 replacer = Some("setplru"), 278 nMissEntries = 16, 279 nProbeEntries = 8, 280 nReleaseEntries = 18, 281 nMaxPrefetchEntry = 6, 282 enableTagEcc = true, 283 enableDataEcc = true, 284 cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 285 )) 286 )) 287}) 288 289case class L2CacheConfig 290( 291 size: String, 292 ways: Int = 8, 293 inclusive: Boolean = true, 294 banks: Int = 1, 295 tp: Boolean = true 296) extends Config((site, here, up) => { 297 case XSTileKey => 298 require(inclusive, "L2 must be inclusive") 299 val nKB = size.toUpperCase() match { 300 case s"${k}KB" => k.trim().toInt 301 case s"${m}MB" => (m.trim().toDouble * 1024).toInt 302 } 303 val upParams = up(XSTileKey) 304 val l2sets = nKB * 1024 / banks / ways / 64 305 upParams.map(p => p.copy( 306 L2CacheParamsOpt = Some(L2Param( 307 name = "L2", 308 ways = ways, 309 sets = l2sets, 310 clientCaches = Seq(L1Param( 311 "dcache", 312 sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 313 ways = p.dcacheParametersOpt.get.nWays + 2, 314 aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 315 vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)), 316 isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 317 )), 318 reqField = Seq(utility.ReqSourceField()), 319 echoField = Seq(huancun.DirtyField()), 320 tagECC = Some("secded"), 321 dataECC = Some("secded"), 322 enableTagECC = true, 323 enableDataECC = true, 324 dataCheck = Some("oddparity"), 325 enablePoison = true, 326 prefetch = Seq(BOPParameters()) ++ 327 (if (tp) Seq(TPParameters()) else Nil) ++ 328 (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil), 329 enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 330 enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 331 enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 332 elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 333 )), 334 L2NBanks = banks 335 )) 336}) 337 338case class L3CacheConfig(size: String, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 339 case SoCParamsKey => 340 val nKB = size.toUpperCase() match { 341 case s"${k}KB" => k.trim().toInt 342 case s"${m}MB" => (m.trim().toDouble * 1024).toInt 343 } 344 val sets = nKB * 1024 / banks / ways / 64 345 val tiles = site(XSTileKey) 346 val clientDirBytes = tiles.map{ t => 347 t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 348 }.sum 349 up(SoCParamsKey).copy( 350 L3NBanks = banks, 351 L3CacheParamsOpt = Option.when(!up(EnableCHI))(HCCacheParameters( 352 name = "L3", 353 level = 3, 354 ways = ways, 355 sets = sets, 356 inclusive = inclusive, 357 clientCaches = tiles.map{ core => 358 val l2params = core.L2CacheParamsOpt.get.toCacheParams 359 l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 360 }, 361 enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 362 ctrl = Some(CacheCtrl( 363 address = 0x39000000, 364 numCores = tiles.size 365 )), 366 reqField = Seq(utility.ReqSourceField()), 367 sramClkDivBy2 = true, 368 sramDepthDiv = 4, 369 tagECC = Some("secded"), 370 dataECC = Some("secded"), 371 simulation = !site(DebugOptionsKey).FPGAPlatform, 372 prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 373 tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 374 )), 375 OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam( 376 name = "LLC", 377 ways = ways, 378 sets = sets, 379 banks = banks, 380 fullAddressBits = 48, 381 clientCaches = tiles.map { core => 382 val l2params = core.L2CacheParamsOpt.get 383 l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 384 }, 385 enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 386 elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 387 )) 388 ) 389}) 390 391class WithL3DebugConfig extends Config( 392 L3CacheConfig("256KB", inclusive = false) ++ L2CacheConfig("64KB") 393) 394 395class MinimalL3DebugConfig(n: Int = 1) extends Config( 396 new WithL3DebugConfig ++ new MinimalConfig(n) 397) 398 399class DefaultL3DebugConfig(n: Int = 1) extends Config( 400 new WithL3DebugConfig ++ new BaseConfig(n) 401) 402 403class WithFuzzer extends Config((site, here, up) => { 404 case DebugOptionsKey => up(DebugOptionsKey).copy( 405 EnablePerfDebug = false, 406 ) 407 case SoCParamsKey => up(SoCParamsKey).copy( 408 L3CacheParamsOpt = up(SoCParamsKey).L3CacheParamsOpt.map(_.copy( 409 enablePerf = false, 410 )), 411 OpenLLCParamsOpt = up(SoCParamsKey).OpenLLCParamsOpt.map(_.copy( 412 enablePerf = false, 413 )), 414 ) 415 case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 416 p.copy( 417 L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 418 enablePerf = false, 419 )), 420 ) 421 } 422}) 423 424class MinimalAliasDebugConfig(n: Int = 1) extends Config( 425 L3CacheConfig("512KB", inclusive = false) 426 ++ L2CacheConfig("256KB", inclusive = true) 427 ++ WithNKBL1D(128) 428 ++ new MinimalConfig(n) 429) 430 431class MediumConfig(n: Int = 1) extends Config( 432 L3CacheConfig("4MB", inclusive = false, banks = 4) 433 ++ L2CacheConfig("512KB", inclusive = true) 434 ++ WithNKBL1D(128) 435 ++ new BaseConfig(n) 436) 437 438class FuzzConfig(dummy: Int = 0) extends Config( 439 new WithFuzzer 440 ++ new DefaultConfig(1) 441) 442 443class DefaultConfig(n: Int = 1) extends Config( 444 L3CacheConfig("16MB", inclusive = false, banks = 4, ways = 16) 445 ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 446 ++ WithNKBL1D(64, ways = 4) 447 ++ new BaseConfig(n) 448) 449 450class WithCHI extends Config((_, _, _) => { 451 case EnableCHI => true 452}) 453 454class KunminghuV2Config(n: Int = 1) extends Config( 455 L2CacheConfig("1MB", inclusive = true, banks = 4, tp = false) 456 ++ new DefaultConfig(n) 457 ++ new WithCHI 458) 459 460class KunminghuV2MinimalConfig(n: Int = 1) extends Config( 461 L2CacheConfig("128KB", inclusive = true, banks = 1, tp = false) 462 ++ WithNKBL1D(32, ways = 4) 463 ++ new MinimalConfig(n) 464 ++ new WithCHI 465) 466 467class XSNoCTopConfig(n: Int = 1) extends Config( 468 (new KunminghuV2Config(n)).alter((site, here, up) => { 469 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 470 }) 471) 472 473class XSNoCTopMinimalConfig(n: Int = 1) extends Config( 474 (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => { 475 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 476 }) 477) 478 479class XSNoCDiffTopConfig(n: Int = 1) extends Config( 480 (new XSNoCTopConfig(n)).alter((site, here, up) => { 481 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true) 482 }) 483) 484 485class XSNoCDiffTopMinimalConfig(n: Int = 1) extends Config( 486 (new XSNoCTopConfig(n)).alter((site, here, up) => { 487 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true) 488 }) 489) 490 491class FpgaDefaultConfig(n: Int = 1) extends Config( 492 (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6) 493 ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 494 ++ WithNKBL1D(64, ways = 4) 495 ++ new BaseConfig(n)).alter((site, here, up) => { 496 case DebugOptionsKey => up(DebugOptionsKey).copy( 497 AlwaysBasicDiff = false, 498 AlwaysBasicDB = false 499 ) 500 case SoCParamsKey => up(SoCParamsKey).copy( 501 L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 502 sramClkDivBy2 = false, 503 )), 504 ) 505 }) 506) 507 508class FpgaDiffDefaultConfig(n: Int = 1) extends Config( 509 (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6) 510 ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 511 ++ WithNKBL1D(64, ways = 4) 512 ++ new BaseConfig(n)).alter((site, here, up) => { 513 case DebugOptionsKey => up(DebugOptionsKey).copy( 514 AlwaysBasicDiff = true, 515 AlwaysBasicDB = false 516 ) 517 case SoCParamsKey => up(SoCParamsKey).copy( 518 L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 519 sramClkDivBy2 = false, 520 )), 521 ) 522 }) 523) 524