xref: /XiangShan/src/main/scala/top/Configs.scala (revision e4f69d78f24895ac36a5a6c704cec53e4af72485)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
2545c767e3SLinJiaweiimport chipsalliance.rocketchip.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
29d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits
3045c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
313a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters
321f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
33a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
34a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
351f0e2dc7SJiawei Linimport huancun._
3645c767e3SLinJiawei
371f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
3845c767e3SLinJiawei  case XLen => 64
3945c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4034ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4198c71602SJiawei Lin  case PMParameKey => PMParameters()
4234ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
43d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
44d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
45d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
46d4aca96cSlqre  case MaxHartIdBits => 2
47f1c56d6cSLi Qianruo  case EnableJtag => true.B
4845c767e3SLinJiawei})
4945c767e3SLinJiawei
5005f23f57SWilliam Wang// Synthesizable minimal XiangShan
5105f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5205f23f57SWilliam Wang// * L1 cache included
5305f23f57SWilliam Wang// * L2 cache NOT included
5405f23f57SWilliam Wang// * L3 cache included
5545c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
561f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
5734ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
5834ab1ae9SJiawei Lin      _.copy(
5905f23f57SWilliam Wang        DecodeWidth = 2,
6005f23f57SWilliam Wang        RenameWidth = 2,
61ccfddc82SHaojin Tang        CommitWidth = 2,
6205f23f57SWilliam Wang        FetchWidth = 4,
6345c767e3SLinJiawei        IssQueSize = 8,
643a6496e9SYinan Xu        NRPhyRegs = 64,
65*e4f69d78Ssfencevma        VirtualLoadQueueSize = 16,
66*e4f69d78Ssfencevma        LoadQueueRARSize = 16,
67*e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
68*e4f69d78Ssfencevma        LoadQueueReplaySize = 8,
69*e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
70*e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
71*e4f69d78Ssfencevma        RollbackGroupSize = 8,
723a6496e9SYinan Xu        StoreQueueSize = 12,
73*e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
74*e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
759aca92b9SYinan Xu        RobSize = 32,
763a6496e9SYinan Xu        FtqSize = 8,
7745c767e3SLinJiawei        IBufSize = 16,
7805f23f57SWilliam Wang        StoreBufferSize = 4,
7905f23f57SWilliam Wang        StoreBufferThreshold = 3,
8045c767e3SLinJiawei        dpParams = DispatchParameters(
813a6496e9SYinan Xu          IntDqSize = 12,
823a6496e9SYinan Xu          FpDqSize = 12,
833a6496e9SYinan Xu          LsDqSize = 12,
8445c767e3SLinJiawei          IntDqDeqWidth = 4,
8545c767e3SLinJiawei          FpDqDeqWidth = 4,
8645c767e3SLinJiawei          LsDqDeqWidth = 4
8745c767e3SLinJiawei        ),
883a6496e9SYinan Xu        exuParameters = ExuParameters(
893a6496e9SYinan Xu          JmpCnt = 1,
903a6496e9SYinan Xu          AluCnt = 2,
913a6496e9SYinan Xu          MulCnt = 0,
923a6496e9SYinan Xu          MduCnt = 1,
933a6496e9SYinan Xu          FmacCnt = 1,
943a6496e9SYinan Xu          FmiscCnt = 1,
953a6496e9SYinan Xu          FmiscDivSqrtCnt = 0,
963a6496e9SYinan Xu          LduCnt = 2,
973a6496e9SYinan Xu          StuCnt = 2
983a6496e9SYinan Xu        ),
9905f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1003a6496e9SYinan Xu          nSets = 64, // 16KB ICache
10105f23f57SWilliam Wang          tagECC = Some("parity"),
10205f23f57SWilliam Wang          dataECC = Some("parity"),
10305f23f57SWilliam Wang          replacer = Some("setplru"),
1041d8f4dcbSJay          nMissEntries = 2,
10500240ba6SJay          nReleaseEntries = 1,
1067052722fSJay          nProbeEntries = 2,
107a108d429SJay          nPrefetchEntries = 2,
108b1ded4e8Sguohongyu          nPrefBufferEntries = 32,
109b1ded4e8Sguohongyu          hasPrefetch = true
11005f23f57SWilliam Wang        ),
1114f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1124f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1133a6496e9SYinan Xu          nWays = 8,
11405f23f57SWilliam Wang          tagECC = Some("secded"),
11505f23f57SWilliam Wang          dataECC = Some("secded"),
11605f23f57SWilliam Wang          replacer = Some("setplru"),
11705f23f57SWilliam Wang          nMissEntries = 4,
11805f23f57SWilliam Wang          nProbeEntries = 4,
119ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1204f94c0c6SJiawei Lin        )),
12145c767e3SLinJiawei        EnableBPD = false, // disable TAGE
12245c767e3SLinJiawei        EnableLoop = false,
123a0301c0dSLemover        itlbParameters = TLBParameters(
124a0301c0dSLemover          name = "itlb",
125a0301c0dSLemover          fetchi = true,
126a0301c0dSLemover          useDmode = false,
127a0301c0dSLemover          normalReplacer = Some("plru"),
128a0301c0dSLemover          superReplacer = Some("plru"),
129a0301c0dSLemover          normalNWays = 4,
130a0301c0dSLemover          normalNSets = 1,
131f1fe8698SLemover          superNWays = 2
132a0301c0dSLemover        ),
133a0301c0dSLemover        ldtlbParameters = TLBParameters(
134a0301c0dSLemover          name = "ldtlb",
13503efd994Shappy-lx          normalNSets = 16, // when da or sa
136a0301c0dSLemover          normalNWays = 1, // when fa or sa
137a0301c0dSLemover          normalAssociative = "sa",
138a0301c0dSLemover          normalReplacer = Some("setplru"),
139a0301c0dSLemover          superNWays = 4,
140a0301c0dSLemover          normalAsVictim = true,
1415b7ef044SLemover          partialStaticPMP = true,
142f1fe8698SLemover          outsideRecvFlush = true,
14353b8f1a7SLemover          outReplace = false
144a0301c0dSLemover        ),
145a0301c0dSLemover        sttlbParameters = TLBParameters(
146a0301c0dSLemover          name = "sttlb",
14703efd994Shappy-lx          normalNSets = 16, // when da or sa
148a0301c0dSLemover          normalNWays = 1, // when fa or sa
149a0301c0dSLemover          normalAssociative = "sa",
150a0301c0dSLemover          normalReplacer = Some("setplru"),
151a0301c0dSLemover          normalAsVictim = true,
152a0301c0dSLemover          superNWays = 4,
1535b7ef044SLemover          partialStaticPMP = true,
154f1fe8698SLemover          outsideRecvFlush = true,
15553b8f1a7SLemover          outReplace = false
156a0301c0dSLemover        ),
15763632028SHaoyuan Feng        pftlbParameters = TLBParameters(
15863632028SHaoyuan Feng          name = "pftlb",
15963632028SHaoyuan Feng          normalNSets = 16, // when da or sa
16063632028SHaoyuan Feng          normalNWays = 1, // when fa or sa
16163632028SHaoyuan Feng          normalAssociative = "sa",
16263632028SHaoyuan Feng          normalReplacer = Some("setplru"),
16363632028SHaoyuan Feng          normalAsVictim = true,
16463632028SHaoyuan Feng          superNWays = 4,
16563632028SHaoyuan Feng          partialStaticPMP = true,
16663632028SHaoyuan Feng          outsideRecvFlush = true,
16763632028SHaoyuan Feng          outReplace = false
16863632028SHaoyuan Feng        ),
169a0301c0dSLemover        btlbParameters = TLBParameters(
170a0301c0dSLemover          name = "btlb",
171a0301c0dSLemover          normalNSets = 1,
172a0301c0dSLemover          normalNWays = 8,
173a0301c0dSLemover          superNWays = 2
174a0301c0dSLemover        ),
1755854c1edSLemover        l2tlbParameters = L2TLBParameters(
1765854c1edSLemover          l1Size = 4,
1775854c1edSLemover          l2nSets = 4,
1785854c1edSLemover          l2nWays = 4,
1795854c1edSLemover          l3nSets = 4,
1805854c1edSLemover          l3nWays = 8,
1815854c1edSLemover          spSize = 2,
1825854c1edSLemover        ),
1834722e882SWilliam Wang        L2CacheParamsOpt = None, // remove L2 Cache
1844722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
18534ab1ae9SJiawei Lin      )
18634ab1ae9SJiawei Lin    )
18792a50c73Swakafa    case SoCParamsKey =>
18892a50c73Swakafa      val tiles = site(XSTileKey)
18992a50c73Swakafa      up(SoCParamsKey).copy(
1904f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
1915f79ba13Swakafa          sets = 1024,
19292a50c73Swakafa          inclusive = false,
19392a50c73Swakafa          clientCaches = tiles.map{ p =>
19492a50c73Swakafa            CacheParameters(
19592a50c73Swakafa              "dcache",
19692a50c73Swakafa              sets = 2 * p.dcacheParametersOpt.get.nSets,
19792a50c73Swakafa              ways = p.dcacheParametersOpt.get.nWays + 2,
19892a50c73Swakafa              blockGranularity = log2Ceil(2 * p.dcacheParametersOpt.get.nSets),
19992a50c73Swakafa              aliasBitsOpt = None
20092a50c73Swakafa            )
20192a50c73Swakafa          },
20292a50c73Swakafa          simulation = !site(DebugOptionsKey).FPGAPlatform
2034f94c0c6SJiawei Lin        )),
204a1ea7f76SJiawei Lin        L3NBanks = 1
20505f23f57SWilliam Wang      )
20605f23f57SWilliam Wang  })
20705f23f57SWilliam Wang)
20805f23f57SWilliam Wang
20905f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
21005f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
21105f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
21234ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2134f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2144f94c0c6SJiawei Lin      softPTW = true
21534ab1ae9SJiawei Lin    ))
21634ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2174f94c0c6SJiawei Lin      L3CacheParamsOpt = None
21845c767e3SLinJiawei    )
21945c767e3SLinJiawei  })
22045c767e3SLinJiawei)
22188825c5cSYinan Xu
2221f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
22334ab1ae9SJiawei Lin  case XSTileKey =>
2241f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
22534ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2264f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2271f0e2dc7SJiawei Lin        nSets = sets,
2284f94c0c6SJiawei Lin        nWays = ways,
2294f94c0c6SJiawei Lin        tagECC = Some("secded"),
2304f94c0c6SJiawei Lin        dataECC = Some("secded"),
2314f94c0c6SJiawei Lin        replacer = Some("setplru"),
2324f94c0c6SJiawei Lin        nMissEntries = 16,
233300ded30SWilliam Wang        nProbeEntries = 8,
234300ded30SWilliam Wang        nReleaseEntries = 18
2354f94c0c6SJiawei Lin      ))
23634ab1ae9SJiawei Lin    ))
2374f94c0c6SJiawei Lin})
2381f0e2dc7SJiawei Lin
239d5be5d19SJiawei Linclass WithNKBL2
240d5be5d19SJiawei Lin(
241d5be5d19SJiawei Lin  n: Int,
242d5be5d19SJiawei Lin  ways: Int = 8,
243d5be5d19SJiawei Lin  inclusive: Boolean = true,
244d5be5d19SJiawei Lin  banks: Int = 1,
245d5be5d19SJiawei Lin  alwaysReleaseData: Boolean = false
246d5be5d19SJiawei Lin) extends Config((site, here, up) => {
24734ab1ae9SJiawei Lin  case XSTileKey =>
24834ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
249d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
25034ab1ae9SJiawei Lin    upParams.map(p => p.copy(
2514f94c0c6SJiawei Lin      L2CacheParamsOpt = Some(HCCacheParameters(
252a1ea7f76SJiawei Lin        name = "L2",
253a1ea7f76SJiawei Lin        level = 2,
254a1ea7f76SJiawei Lin        ways = ways,
255a1ea7f76SJiawei Lin        sets = l2sets,
256a1ea7f76SJiawei Lin        inclusive = inclusive,
2571f0e2dc7SJiawei Lin        alwaysReleaseData = alwaysReleaseData,
2581f0e2dc7SJiawei Lin        clientCaches = Seq(CacheParameters(
2591f0e2dc7SJiawei Lin          "dcache",
260459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2614f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
2628a167be7SHaojin Tang          blockGranularity = log2Ceil(2 * p.dcacheParametersOpt.get.nSets / banks),
2634f94c0c6SJiawei Lin          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt
2641f0e2dc7SJiawei Lin        )),
2651f0e2dc7SJiawei Lin        reqField = Seq(PreferCacheField()),
2661f0e2dc7SJiawei Lin        echoField = Seq(DirtyField()),
267289fc2f9SLinJiawei        prefetch = Some(huancun.prefetch.PrefetchReceiverParams()),
268459ad1b2SJiawei Lin        enablePerf = true,
2690fbed464SJiawei Lin        sramDepthDiv = 2,
270459ad1b2SJiawei Lin        tagECC = Some("secded"),
27125cb35b6SJiawei Lin        dataECC = Some("secded"),
27225cb35b6SJiawei Lin        simulation = !site(DebugOptionsKey).FPGAPlatform
27334ab1ae9SJiawei Lin      )),
27434ab1ae9SJiawei Lin      L2NBanks = banks
275d5be5d19SJiawei Lin    ))
276a1ea7f76SJiawei Lin})
277a1ea7f76SJiawei Lin
278a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
279a1ea7f76SJiawei Lin  case SoCParamsKey =>
280a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
28134ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
282459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
283459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
284459ad1b2SJiawei Lin    }.sum
28534ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
286a1ea7f76SJiawei Lin      L3NBanks = banks,
2874f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
288a1ea7f76SJiawei Lin        name = "L3",
289a1ea7f76SJiawei Lin        level = 3,
290a1ea7f76SJiawei Lin        ways = ways,
291a1ea7f76SJiawei Lin        sets = sets,
292a1ea7f76SJiawei Lin        inclusive = inclusive,
29334ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
2944f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
295459ad1b2SJiawei Lin          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
2961f0e2dc7SJiawei Lin        },
29734ab1ae9SJiawei Lin        enablePerf = true,
29834ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
29934ab1ae9SJiawei Lin          address = 0x39000000,
30034ab1ae9SJiawei Lin          numCores = tiles.size
30159239bc9SJiawei Lin        )),
302459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3030fbed464SJiawei Lin        sramDepthDiv = 4,
304459ad1b2SJiawei Lin        tagECC = Some("secded"),
30525cb35b6SJiawei Lin        dataECC = Some("secded"),
30625cb35b6SJiawei Lin        simulation = !site(DebugOptionsKey).FPGAPlatform
3074f94c0c6SJiawei Lin      ))
308a1ea7f76SJiawei Lin    )
309a1ea7f76SJiawei Lin})
310a1ea7f76SJiawei Lin
311a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
312a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
313a1ea7f76SJiawei Lin)
314a1ea7f76SJiawei Lin
315a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
316a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
317a1ea7f76SJiawei Lin)
318a1ea7f76SJiawei Lin
319a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3201f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
321a1ea7f76SJiawei Lin)
322a1ea7f76SJiawei Lin
3231f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3241f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
3251f0e2dc7SJiawei Lin    new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++
3261f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3271f0e2dc7SJiawei Lin    new MinimalConfig(n)
3281f0e2dc7SJiawei Lin)
3291f0e2dc7SJiawei Lin
330496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3311f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
3321f0e2dc7SJiawei Lin    ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true)
3331f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
3341f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
335a1ea7f76SJiawei Lin)
336d5be5d19SJiawei Lin
337496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
3380fbed464SJiawei Lin  new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6)
33959239bc9SJiawei Lin    ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4, alwaysReleaseData = true)
340d5be5d19SJiawei Lin    ++ new WithNKBL1D(128)
341d5be5d19SJiawei Lin    ++ new BaseConfig(n)
342d5be5d19SJiawei Lin)
343