xref: /XiangShan/src/main/scala/top/Configs.scala (revision 93cef32d6b4f3d6e437481ee6f7896619a0ef117)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
258891a219SYinan Xuimport org.chipsalliance.cde.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen}
303b739f49SXuan Huimport system._
313b739f49SXuan Huimport utility._
323b739f49SXuan Huimport utils._
333b739f49SXuan Huimport huancun._
343b739f49SXuan Huimport xiangshan._
3545c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
36730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams}
371f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
38a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
39a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
401f0e2dc7SJiawei Linimport huancun._
4115ee59e4Swakafaimport coupledL2._
423b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
4345c767e3SLinJiawei
441f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
4545c767e3SLinJiawei  case XLen => 64
4645c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4734ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4898c71602SJiawei Lin  case PMParameKey => PMParameters()
4934ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
50d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
51d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
52d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
53d4aca96cSlqre  case MaxHartIdBits => 2
54f1c56d6cSLi Qianruo  case EnableJtag => true.B
5545c767e3SLinJiawei})
5645c767e3SLinJiawei
5705f23f57SWilliam Wang// Synthesizable minimal XiangShan
5805f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5905f23f57SWilliam Wang// * L1 cache included
6005f23f57SWilliam Wang// * L2 cache NOT included
6105f23f57SWilliam Wang// * L3 cache included
6245c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
631f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
6434ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
6534ab1ae9SJiawei Lin      _.copy(
66586d5e3dSxiaofeibao-xjtu        DecodeWidth = 6,
67586d5e3dSxiaofeibao-xjtu        RenameWidth = 6,
68586d5e3dSxiaofeibao-xjtu        CommitWidth = 6,
6905f23f57SWilliam Wang        FetchWidth = 4,
70531c40faSsinceforYy        VirtualLoadQueueSize = 24,
71*93cef32dSAnzooooo        LoadQueueRARSize = 24,
72e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
73531c40faSsinceforYy        LoadQueueReplaySize = 24,
74e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
75e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
76e4f69d78Ssfencevma        RollbackGroupSize = 8,
774b04d871Sweiding liu        StoreQueueSize = 20,
78e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
79e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
80b2d6d8e7Sgood-circle        // ============ VLSU ============
81b2d6d8e7Sgood-circle        VlMergeBufferSize = 8,
82b2d6d8e7Sgood-circle        VsMergeBufferSize = 8,
83b2d6d8e7Sgood-circle        UopWritebackWidth = 1,
84b2d6d8e7Sgood-circle        SplitBufferSize = 8,
85b2d6d8e7Sgood-circle        // ==============================
8646186129SZiyue Zhang        RobSize = 48,
8720a5248fSzhanglinjuan        RabSize = 96,
883a6496e9SYinan Xu        FtqSize = 8,
89586d5e3dSxiaofeibao-xjtu        IBufSize = 24,
90586d5e3dSxiaofeibao-xjtu        IBufNBank = 6,
9105f23f57SWilliam Wang        StoreBufferSize = 4,
9205f23f57SWilliam Wang        StoreBufferThreshold = 3,
93c3f2c6faSXuan Hu        IssueQueueSize = 8,
9428607074Ssinsanction        IssueQueueCompEntrySize = 4,
9545c767e3SLinJiawei        dpParams = DispatchParameters(
963a6496e9SYinan Xu          IntDqSize = 12,
973a6496e9SYinan Xu          FpDqSize = 12,
983a6496e9SYinan Xu          LsDqSize = 12,
99ff3fcdf1Sxiaofeibao-xjtu          IntDqDeqWidth = 8,
10045c767e3SLinJiawei          FpDqDeqWidth = 4,
101ecfc6f16SXuan Hu          LsDqDeqWidth = 6
10245c767e3SLinJiawei        ),
1033b739f49SXuan Hu        intPreg = IntPregParams(
10439c59369SXuan Hu          numEntries = 64,
105e66fe2b1SZifei Zhang          numRead = None,
106e66fe2b1SZifei Zhang          numWrite = None,
1073b739f49SXuan Hu        ),
1083b739f49SXuan Hu        vfPreg = VfPregParams(
109e25c13faSXuan Hu          numEntries = 160,
110f9145651Schengguanghui          numRead = None,
111e66fe2b1SZifei Zhang          numWrite = None,
1123a6496e9SYinan Xu        ),
11305f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1143a6496e9SYinan Xu          nSets = 64, // 16KB ICache
11505f23f57SWilliam Wang          tagECC = Some("parity"),
11605f23f57SWilliam Wang          dataECC = Some("parity"),
11705f23f57SWilliam Wang          replacer = Some("setplru"),
1181d8f4dcbSJay          nMissEntries = 2,
11900240ba6SJay          nReleaseEntries = 1,
1207052722fSJay          nProbeEntries = 2,
12158c354d0Sssszwic          // fdip
12258c354d0Sssszwic          enableICachePrefetch = true,
12358c354d0Sssszwic          prefetchToL1 = false,
12405f23f57SWilliam Wang        ),
1254f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1264f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1273a6496e9SYinan Xu          nWays = 8,
12805f23f57SWilliam Wang          tagECC = Some("secded"),
12905f23f57SWilliam Wang          dataECC = Some("secded"),
13005f23f57SWilliam Wang          replacer = Some("setplru"),
13105f23f57SWilliam Wang          nMissEntries = 4,
13205f23f57SWilliam Wang          nProbeEntries = 4,
133ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1340d32f713Shappy-lx          nMaxPrefetchEntry = 2,
1354f94c0c6SJiawei Lin        )),
13645c767e3SLinJiawei        EnableBPD = false, // disable TAGE
13745c767e3SLinJiawei        EnableLoop = false,
138a0301c0dSLemover        itlbParameters = TLBParameters(
139a0301c0dSLemover          name = "itlb",
140a0301c0dSLemover          fetchi = true,
141a0301c0dSLemover          useDmode = false,
142f9ac118cSHaoyuan Feng          NWays = 4,
143a0301c0dSLemover        ),
144a0301c0dSLemover        ldtlbParameters = TLBParameters(
145a0301c0dSLemover          name = "ldtlb",
146f9ac118cSHaoyuan Feng          NWays = 4,
1475b7ef044SLemover          partialStaticPMP = true,
148f1fe8698SLemover          outsideRecvFlush = true,
14926af847eSgood-circle          outReplace = false,
15026af847eSgood-circle          lgMaxSize = 4
151a0301c0dSLemover        ),
152a0301c0dSLemover        sttlbParameters = TLBParameters(
153a0301c0dSLemover          name = "sttlb",
154f9ac118cSHaoyuan Feng          NWays = 4,
1555b7ef044SLemover          partialStaticPMP = true,
156f1fe8698SLemover          outsideRecvFlush = true,
15726af847eSgood-circle          outReplace = false,
15826af847eSgood-circle          lgMaxSize = 4
159a0301c0dSLemover        ),
1608f1fa9b1Ssfencevma        hytlbParameters = TLBParameters(
1618f1fa9b1Ssfencevma          name = "hytlb",
1628f1fa9b1Ssfencevma          NWays = 4,
1638f1fa9b1Ssfencevma          partialStaticPMP = true,
1648f1fa9b1Ssfencevma          outsideRecvFlush = true,
16526af847eSgood-circle          outReplace = false,
16626af847eSgood-circle          lgMaxSize = 4
1678f1fa9b1Ssfencevma        ),
16863632028SHaoyuan Feng        pftlbParameters = TLBParameters(
16963632028SHaoyuan Feng          name = "pftlb",
170f9ac118cSHaoyuan Feng          NWays = 4,
17163632028SHaoyuan Feng          partialStaticPMP = true,
17263632028SHaoyuan Feng          outsideRecvFlush = true,
17326af847eSgood-circle          outReplace = false,
17426af847eSgood-circle          lgMaxSize = 4
17563632028SHaoyuan Feng        ),
176a0301c0dSLemover        btlbParameters = TLBParameters(
177a0301c0dSLemover          name = "btlb",
178f9ac118cSHaoyuan Feng          NWays = 4,
179a0301c0dSLemover        ),
1805854c1edSLemover        l2tlbParameters = L2TLBParameters(
1815854c1edSLemover          l1Size = 4,
1825854c1edSLemover          l2nSets = 4,
1835854c1edSLemover          l2nWays = 4,
1845854c1edSLemover          l3nSets = 4,
1855854c1edSLemover          l3nWays = 8,
1865854c1edSLemover          spSize = 2,
1875854c1edSLemover        ),
18815ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
18915ee59e4Swakafa          name = "L2",
19015ee59e4Swakafa          ways = 8,
19115ee59e4Swakafa          sets = 128,
19215ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
19315ee59e4Swakafa          prefetch = None
19415ee59e4Swakafa        )),
19515ee59e4Swakafa        L2NBanks = 2,
1964722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
19734ab1ae9SJiawei Lin      )
19834ab1ae9SJiawei Lin    )
19992a50c73Swakafa    case SoCParamsKey =>
20092a50c73Swakafa      val tiles = site(XSTileKey)
20192a50c73Swakafa      up(SoCParamsKey).copy(
2024f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2035f79ba13Swakafa          sets = 1024,
20492a50c73Swakafa          inclusive = false,
20515ee59e4Swakafa          clientCaches = tiles.map{ core =>
20615ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
20715ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
20815ee59e4Swakafa            }.sum
20915ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
21015ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
21192a50c73Swakafa          },
2120d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2130d32f713Shappy-lx          prefetch = None
2144f94c0c6SJiawei Lin        )),
215a1ea7f76SJiawei Lin        L3NBanks = 1
21605f23f57SWilliam Wang      )
21705f23f57SWilliam Wang  })
21805f23f57SWilliam Wang)
21905f23f57SWilliam Wang
22005f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
22105f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
22205f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
22334ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2244f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2254f94c0c6SJiawei Lin      softPTW = true
22634ab1ae9SJiawei Lin    ))
22734ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2284f94c0c6SJiawei Lin      L3CacheParamsOpt = None
22945c767e3SLinJiawei    )
23045c767e3SLinJiawei  })
23145c767e3SLinJiawei)
23288825c5cSYinan Xu
2331f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
23434ab1ae9SJiawei Lin  case XSTileKey =>
2351f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
23634ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2374f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2381f0e2dc7SJiawei Lin        nSets = sets,
2394f94c0c6SJiawei Lin        nWays = ways,
2404f94c0c6SJiawei Lin        tagECC = Some("secded"),
2414f94c0c6SJiawei Lin        dataECC = Some("secded"),
2424f94c0c6SJiawei Lin        replacer = Some("setplru"),
2434f94c0c6SJiawei Lin        nMissEntries = 16,
244300ded30SWilliam Wang        nProbeEntries = 8,
2450d32f713Shappy-lx        nReleaseEntries = 18,
2460d32f713Shappy-lx        nMaxPrefetchEntry = 6,
2474f94c0c6SJiawei Lin      ))
24834ab1ae9SJiawei Lin    ))
2494f94c0c6SJiawei Lin})
2501f0e2dc7SJiawei Lin
251d5be5d19SJiawei Linclass WithNKBL2
252d5be5d19SJiawei Lin(
253d5be5d19SJiawei Lin  n: Int,
254d5be5d19SJiawei Lin  ways: Int = 8,
255d5be5d19SJiawei Lin  inclusive: Boolean = true,
256d2b20d1aSTang Haojin  banks: Int = 1
257d5be5d19SJiawei Lin) extends Config((site, here, up) => {
25834ab1ae9SJiawei Lin  case XSTileKey =>
2599672f0b7Swakafa    require(inclusive, "L2 must be inclusive")
26034ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
261d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
26234ab1ae9SJiawei Lin    upParams.map(p => p.copy(
26315ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
264a1ea7f76SJiawei Lin        name = "L2",
265a1ea7f76SJiawei Lin        ways = ways,
266a1ea7f76SJiawei Lin        sets = l2sets,
26715ee59e4Swakafa        clientCaches = Seq(L1Param(
2681f0e2dc7SJiawei Lin          "dcache",
269459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2704f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
271ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
272ffc9de54Swakafa          vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes))
2731f0e2dc7SJiawei Lin        )),
274d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
27515ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
2764e12f40bSzhanglinjuan        prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()),
2774e12f40bSzhanglinjuan        enablePerf = !site(DebugOptionsKey).FPGAPlatform,
2784e12f40bSzhanglinjuan        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
27934ab1ae9SJiawei Lin      )),
28034ab1ae9SJiawei Lin      L2NBanks = banks
281d5be5d19SJiawei Lin    ))
282a1ea7f76SJiawei Lin})
283a1ea7f76SJiawei Lin
284a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
285a1ea7f76SJiawei Lin  case SoCParamsKey =>
286a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
28734ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
288459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
289459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
290459ad1b2SJiawei Lin    }.sum
29134ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
292a1ea7f76SJiawei Lin      L3NBanks = banks,
2934f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
294a1ea7f76SJiawei Lin        name = "L3",
295a1ea7f76SJiawei Lin        level = 3,
296a1ea7f76SJiawei Lin        ways = ways,
297a1ea7f76SJiawei Lin        sets = sets,
298a1ea7f76SJiawei Lin        inclusive = inclusive,
29934ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
3004f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
3010d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3021f0e2dc7SJiawei Lin        },
30334ab1ae9SJiawei Lin        enablePerf = true,
30434ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
30534ab1ae9SJiawei Lin          address = 0x39000000,
30634ab1ae9SJiawei Lin          numCores = tiles.size
30759239bc9SJiawei Lin        )),
308d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
309459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3100fbed464SJiawei Lin        sramDepthDiv = 4,
311459ad1b2SJiawei Lin        tagECC = Some("secded"),
31225cb35b6SJiawei Lin        dataECC = Some("secded"),
3130d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3149672f0b7Swakafa        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()),
3159672f0b7Swakafa        tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters())
3164f94c0c6SJiawei Lin      ))
317a1ea7f76SJiawei Lin    )
318a1ea7f76SJiawei Lin})
319a1ea7f76SJiawei Lin
320a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
321a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
322a1ea7f76SJiawei Lin)
323a1ea7f76SJiawei Lin
324a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
325a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
326a1ea7f76SJiawei Lin)
327a1ea7f76SJiawei Lin
328a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3291f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
330a1ea7f76SJiawei Lin)
331a1ea7f76SJiawei Lin
332806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
333806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
334806cf375SYinan Xu    EnablePerfDebug = false,
335806cf375SYinan Xu  )
336806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
337806cf375SYinan Xu    L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
338806cf375SYinan Xu      enablePerf = false,
339806cf375SYinan Xu    )),
340806cf375SYinan Xu  )
341806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
342806cf375SYinan Xu    p.copy(
343806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
344806cf375SYinan Xu        enablePerf = false,
345806cf375SYinan Xu      )),
346806cf375SYinan Xu    )
347806cf375SYinan Xu  }
348806cf375SYinan Xu})
349806cf375SYinan Xu
3501f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3511f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
3529672f0b7Swakafa    new WithNKBL2(256, inclusive = true) ++
3531f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3541f0e2dc7SJiawei Lin    new MinimalConfig(n)
3551f0e2dc7SJiawei Lin)
3561f0e2dc7SJiawei Lin
357496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3581f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
3599672f0b7Swakafa    ++ new WithNKBL2(512, inclusive = true)
3601f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
3611f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
362a1ea7f76SJiawei Lin)
363d5be5d19SJiawei Lin
364806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
365806cf375SYinan Xu  new WithFuzzer
366806cf375SYinan Xu    ++ new DefaultConfig(1)
367806cf375SYinan Xu)
368806cf375SYinan Xu
369496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
3707735eaccSwakafa  new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16)
3719672f0b7Swakafa    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
372014ee795Ssfencevma    ++ new WithNKBL1D(64, ways = 4)
373d5be5d19SJiawei Lin    ++ new BaseConfig(n)
374d5be5d19SJiawei Lin)
375