xref: /XiangShan/src/main/scala/top/Configs.scala (revision 908b24d8a67a885a3d5365fe962ceda85f4e8d04)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
258891a219SYinan Xuimport org.chipsalliance.cde.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen}
303b739f49SXuan Huimport system._
313b739f49SXuan Huimport utility._
323b739f49SXuan Huimport utils._
333b739f49SXuan Huimport huancun._
345c060727Ssumailyycimport openLLC.{OpenLLCParam}
353b739f49SXuan Huimport xiangshan._
3645c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
37730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams}
381f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
39a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
40a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
411f0e2dc7SJiawei Linimport huancun._
4215ee59e4Swakafaimport coupledL2._
431fb367eaSChen Xiimport coupledL2.prefetch._
443b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
4545c767e3SLinJiawei
461f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
4745c767e3SLinJiawei  case XLen => 64
4845c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4934ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
5098c71602SJiawei Lin  case PMParameKey => PMParameters()
5134ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
52d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
53d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
54d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
55b628978eSTang Haojin  case MaxHartIdBits => log2Up(n) max 6
56f1c56d6cSLi Qianruo  case EnableJtag => true.B
5745c767e3SLinJiawei})
5845c767e3SLinJiawei
5905f23f57SWilliam Wang// Synthesizable minimal XiangShan
6005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
6105f23f57SWilliam Wang// * L1 cache included
6205f23f57SWilliam Wang// * L2 cache NOT included
6305f23f57SWilliam Wang// * L3 cache included
6445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
651f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
6634ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
67d2945707SHuijin Li      p => p.copy(
68586d5e3dSxiaofeibao-xjtu        DecodeWidth = 6,
69586d5e3dSxiaofeibao-xjtu        RenameWidth = 6,
70780712aaSxiaofeibao-xjtu        RobCommitWidth = 8,
7105f23f57SWilliam Wang        FetchWidth = 4,
72531c40faSsinceforYy        VirtualLoadQueueSize = 24,
7393cef32dSAnzooooo        LoadQueueRARSize = 24,
74e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
75531c40faSsinceforYy        LoadQueueReplaySize = 24,
76e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
77e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
78e4f69d78Ssfencevma        RollbackGroupSize = 8,
794b04d871Sweiding liu        StoreQueueSize = 20,
80e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
81e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
82b2d6d8e7Sgood-circle        // ============ VLSU ============
83725dfdedSsinceforYy        VlMergeBufferSize = 16,
84b2d6d8e7Sgood-circle        VsMergeBufferSize = 8,
853b213d10Sgood-circle        UopWritebackWidth = 2,
86b2d6d8e7Sgood-circle        // ==============================
8746186129SZiyue Zhang        RobSize = 48,
8820a5248fSzhanglinjuan        RabSize = 96,
893a6496e9SYinan Xu        FtqSize = 8,
90586d5e3dSxiaofeibao-xjtu        IBufSize = 24,
91586d5e3dSxiaofeibao-xjtu        IBufNBank = 6,
9205f23f57SWilliam Wang        StoreBufferSize = 4,
9305f23f57SWilliam Wang        StoreBufferThreshold = 3,
9445619a2fSweiding liu        IssueQueueSize = 10,
9528607074Ssinsanction        IssueQueueCompEntrySize = 4,
9645c767e3SLinJiawei        dpParams = DispatchParameters(
973a6496e9SYinan Xu          IntDqSize = 12,
983a6496e9SYinan Xu          FpDqSize = 12,
993a6496e9SYinan Xu          LsDqSize = 12,
100ff3fcdf1Sxiaofeibao-xjtu          IntDqDeqWidth = 8,
10160f0c5aeSxiaofeibao          FpDqDeqWidth = 6,
10260f0c5aeSxiaofeibao          VecDqDeqWidth = 6,
103ecfc6f16SXuan Hu          LsDqDeqWidth = 6
10445c767e3SLinJiawei        ),
1053b739f49SXuan Hu        intPreg = IntPregParams(
10639c59369SXuan Hu          numEntries = 64,
107e66fe2b1SZifei Zhang          numRead = None,
108e66fe2b1SZifei Zhang          numWrite = None,
1093b739f49SXuan Hu        ),
1103b739f49SXuan Hu        vfPreg = VfPregParams(
111e25c13faSXuan Hu          numEntries = 160,
112f9145651Schengguanghui          numRead = None,
113e66fe2b1SZifei Zhang          numWrite = None,
1143a6496e9SYinan Xu        ),
11505f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1163a6496e9SYinan Xu          nSets = 64, // 16KB ICache
11705f23f57SWilliam Wang          tagECC = Some("parity"),
11805f23f57SWilliam Wang          dataECC = Some("parity"),
11905f23f57SWilliam Wang          replacer = Some("setplru"),
12005f23f57SWilliam Wang        ),
1214f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1224f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1233a6496e9SYinan Xu          nWays = 8,
12405f23f57SWilliam Wang          tagECC = Some("secded"),
12505f23f57SWilliam Wang          dataECC = Some("secded"),
12605f23f57SWilliam Wang          replacer = Some("setplru"),
12705f23f57SWilliam Wang          nMissEntries = 4,
12805f23f57SWilliam Wang          nProbeEntries = 4,
129ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1300d32f713Shappy-lx          nMaxPrefetchEntry = 2,
131*908b24d8Scz4e          enableTagEcc = true,
132*908b24d8Scz4e          enableDataEcc = true,
1334f94c0c6SJiawei Lin        )),
134807e5180SEaston Man        // ============ BPU ===============
13545c767e3SLinJiawei        EnableLoop = false,
136807e5180SEaston Man        EnableGHistDiff = false,
137807e5180SEaston Man        FtbSize = 256,
138807e5180SEaston Man        FtbWays = 2,
139807e5180SEaston Man        RasSize = 8,
140807e5180SEaston Man        RasSpecSize = 16,
141807e5180SEaston Man        TageTableInfos =
142807e5180SEaston Man          Seq((512, 4, 6),
143807e5180SEaston Man            (512, 9, 6),
144807e5180SEaston Man            (1024, 19, 6)),
145807e5180SEaston Man        SCNRows = 128,
146807e5180SEaston Man        SCNTables = 2,
147807e5180SEaston Man        SCHistLens = Seq(0, 5),
148807e5180SEaston Man        ITTageTableInfos =
149807e5180SEaston Man          Seq((256, 4, 7),
150807e5180SEaston Man            (256, 8, 7),
151807e5180SEaston Man            (512, 16, 7)),
152807e5180SEaston Man        // ================================
153a0301c0dSLemover        itlbParameters = TLBParameters(
154a0301c0dSLemover          name = "itlb",
155a0301c0dSLemover          fetchi = true,
156a0301c0dSLemover          useDmode = false,
157f9ac118cSHaoyuan Feng          NWays = 4,
158a0301c0dSLemover        ),
159a0301c0dSLemover        ldtlbParameters = TLBParameters(
160a0301c0dSLemover          name = "ldtlb",
161f9ac118cSHaoyuan Feng          NWays = 4,
1625b7ef044SLemover          partialStaticPMP = true,
163f1fe8698SLemover          outsideRecvFlush = true,
16426af847eSgood-circle          outReplace = false,
16526af847eSgood-circle          lgMaxSize = 4
166a0301c0dSLemover        ),
167a0301c0dSLemover        sttlbParameters = TLBParameters(
168a0301c0dSLemover          name = "sttlb",
169f9ac118cSHaoyuan Feng          NWays = 4,
1705b7ef044SLemover          partialStaticPMP = true,
171f1fe8698SLemover          outsideRecvFlush = true,
17226af847eSgood-circle          outReplace = false,
17326af847eSgood-circle          lgMaxSize = 4
174a0301c0dSLemover        ),
1758f1fa9b1Ssfencevma        hytlbParameters = TLBParameters(
1768f1fa9b1Ssfencevma          name = "hytlb",
1778f1fa9b1Ssfencevma          NWays = 4,
1788f1fa9b1Ssfencevma          partialStaticPMP = true,
1798f1fa9b1Ssfencevma          outsideRecvFlush = true,
18026af847eSgood-circle          outReplace = false,
18126af847eSgood-circle          lgMaxSize = 4
1828f1fa9b1Ssfencevma        ),
18363632028SHaoyuan Feng        pftlbParameters = TLBParameters(
18463632028SHaoyuan Feng          name = "pftlb",
185f9ac118cSHaoyuan Feng          NWays = 4,
18663632028SHaoyuan Feng          partialStaticPMP = true,
18763632028SHaoyuan Feng          outsideRecvFlush = true,
18826af847eSgood-circle          outReplace = false,
18926af847eSgood-circle          lgMaxSize = 4
19063632028SHaoyuan Feng        ),
191a0301c0dSLemover        btlbParameters = TLBParameters(
192a0301c0dSLemover          name = "btlb",
193f9ac118cSHaoyuan Feng          NWays = 4,
194a0301c0dSLemover        ),
1955854c1edSLemover        l2tlbParameters = L2TLBParameters(
1963ea4388cSHaoyuan Feng          l3Size = 4,
1973ea4388cSHaoyuan Feng          l2Size = 4,
1983ea4388cSHaoyuan Feng          l1nSets = 4,
1993ea4388cSHaoyuan Feng          l1nWays = 4,
200abc4432bSHaoyuan Feng          l1ReservedBits = 1,
2013ea4388cSHaoyuan Feng          l0nSets = 4,
2023ea4388cSHaoyuan Feng          l0nWays = 8,
203abc4432bSHaoyuan Feng          l0ReservedBits = 0,
2043ea4388cSHaoyuan Feng          spSize = 4,
2055854c1edSLemover        ),
20615ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
20715ee59e4Swakafa          name = "L2",
20815ee59e4Swakafa          ways = 8,
20915ee59e4Swakafa          sets = 128,
21015ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
2111fb367eaSChen Xi          prefetch = Nil,
212d2945707SHuijin Li          clientCaches = Seq(L1Param(
213d2945707SHuijin Li            "dcache",
214d2945707SHuijin Li            isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
21515ee59e4Swakafa          )),
2164b40434cSzhanglinjuan        )),
21715ee59e4Swakafa        L2NBanks = 2,
2184722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
21934ab1ae9SJiawei Lin      )
22034ab1ae9SJiawei Lin    )
22192a50c73Swakafa    case SoCParamsKey =>
22292a50c73Swakafa      val tiles = site(XSTileKey)
22392a50c73Swakafa      up(SoCParamsKey).copy(
2244f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2255f79ba13Swakafa          sets = 1024,
22692a50c73Swakafa          inclusive = false,
22715ee59e4Swakafa          clientCaches = tiles.map{ core =>
22815ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
22915ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
23015ee59e4Swakafa            }.sum
23115ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
23215ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
23392a50c73Swakafa          },
2340d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2350d32f713Shappy-lx          prefetch = None
2364f94c0c6SJiawei Lin        )),
237a1ea7f76SJiawei Lin        L3NBanks = 1
23805f23f57SWilliam Wang      )
23905f23f57SWilliam Wang  })
24005f23f57SWilliam Wang)
24105f23f57SWilliam Wang
24205f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
24305f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
24405f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
24534ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2464f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2474f94c0c6SJiawei Lin      softPTW = true
24834ab1ae9SJiawei Lin    ))
24934ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2504f94c0c6SJiawei Lin      L3CacheParamsOpt = None
25145c767e3SLinJiawei    )
25245c767e3SLinJiawei  })
25345c767e3SLinJiawei)
25488825c5cSYinan Xu
2551f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
25634ab1ae9SJiawei Lin  case XSTileKey =>
2571f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
25834ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2594f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2601f0e2dc7SJiawei Lin        nSets = sets,
2614f94c0c6SJiawei Lin        nWays = ways,
2624f94c0c6SJiawei Lin        tagECC = Some("secded"),
2634f94c0c6SJiawei Lin        dataECC = Some("secded"),
2644f94c0c6SJiawei Lin        replacer = Some("setplru"),
2654f94c0c6SJiawei Lin        nMissEntries = 16,
266300ded30SWilliam Wang        nProbeEntries = 8,
2670d32f713Shappy-lx        nReleaseEntries = 18,
2680d32f713Shappy-lx        nMaxPrefetchEntry = 6,
269*908b24d8Scz4e        enableTagEcc = true,
270*908b24d8Scz4e        enableDataEcc = true
2714f94c0c6SJiawei Lin      ))
27234ab1ae9SJiawei Lin    ))
2734f94c0c6SJiawei Lin})
2741f0e2dc7SJiawei Lin
275d5be5d19SJiawei Linclass WithNKBL2
276d5be5d19SJiawei Lin(
277d5be5d19SJiawei Lin  n: Int,
278d5be5d19SJiawei Lin  ways: Int = 8,
279d5be5d19SJiawei Lin  inclusive: Boolean = true,
2804b40434cSzhanglinjuan  banks: Int = 1,
2814b40434cSzhanglinjuan  tp: Boolean = true
282d5be5d19SJiawei Lin) extends Config((site, here, up) => {
28334ab1ae9SJiawei Lin  case XSTileKey =>
2849672f0b7Swakafa    require(inclusive, "L2 must be inclusive")
28534ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
286d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
28734ab1ae9SJiawei Lin    upParams.map(p => p.copy(
28815ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
289a1ea7f76SJiawei Lin        name = "L2",
290a1ea7f76SJiawei Lin        ways = ways,
291a1ea7f76SJiawei Lin        sets = l2sets,
29215ee59e4Swakafa        clientCaches = Seq(L1Param(
2931f0e2dc7SJiawei Lin          "dcache",
294459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2954f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
296ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
2978a4dab4dSHaoyuan Feng          vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)),
298d2945707SHuijin Li          isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
2991f0e2dc7SJiawei Lin        )),
300d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
30115ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
30278a8cd25Szhanglinjuan        prefetch = Seq(BOPParameters()) ++
30378a8cd25Szhanglinjuan          (if (tp) Seq(TPParameters()) else Nil) ++
30478a8cd25Szhanglinjuan          (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil),
305363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
306b280e436STang Haojin        enableRollingDB = site(DebugOptionsKey).EnableRollingDB,
307b280e436STang Haojin        enableMonitor = site(DebugOptionsKey).AlwaysBasicDB,
3084e12f40bSzhanglinjuan        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
30934ab1ae9SJiawei Lin      )),
31034ab1ae9SJiawei Lin      L2NBanks = banks
311d5be5d19SJiawei Lin    ))
312a1ea7f76SJiawei Lin})
313a1ea7f76SJiawei Lin
314a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
315a1ea7f76SJiawei Lin  case SoCParamsKey =>
316a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
31734ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
318459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
319459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
320459ad1b2SJiawei Lin    }.sum
32134ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
322a1ea7f76SJiawei Lin      L3NBanks = banks,
3234f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
324a1ea7f76SJiawei Lin        name = "L3",
325a1ea7f76SJiawei Lin        level = 3,
326a1ea7f76SJiawei Lin        ways = ways,
327a1ea7f76SJiawei Lin        sets = sets,
328a1ea7f76SJiawei Lin        inclusive = inclusive,
32934ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
3304f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
3310d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3321f0e2dc7SJiawei Lin        },
333363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
33434ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
33534ab1ae9SJiawei Lin          address = 0x39000000,
33634ab1ae9SJiawei Lin          numCores = tiles.size
33759239bc9SJiawei Lin        )),
338d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
339459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3400fbed464SJiawei Lin        sramDepthDiv = 4,
341459ad1b2SJiawei Lin        tagECC = Some("secded"),
34225cb35b6SJiawei Lin        dataECC = Some("secded"),
3430d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3449672f0b7Swakafa        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()),
3459672f0b7Swakafa        tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters())
3465c060727Ssumailyyc      )),
3475c060727Ssumailyyc      OpenLLCParamsOpt = Some(OpenLLCParam(
3485c060727Ssumailyyc        name = "LLC",
3495c060727Ssumailyyc        ways = ways,
3505c060727Ssumailyyc        sets = sets,
3515c060727Ssumailyyc        banks = banks,
3525c060727Ssumailyyc        fullAddressBits = 48,
3535c060727Ssumailyyc        clientCaches = tiles.map { core =>
3545c060727Ssumailyyc          val l2params = core.L2CacheParamsOpt.get
3555c060727Ssumailyyc          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3565c060727Ssumailyyc        }
3574f94c0c6SJiawei Lin      ))
358a1ea7f76SJiawei Lin    )
359a1ea7f76SJiawei Lin})
360a1ea7f76SJiawei Lin
361a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
362a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
363a1ea7f76SJiawei Lin)
364a1ea7f76SJiawei Lin
365a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
366a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
367a1ea7f76SJiawei Lin)
368a1ea7f76SJiawei Lin
369a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3701f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
371a1ea7f76SJiawei Lin)
372a1ea7f76SJiawei Lin
373806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
374806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
375806cf375SYinan Xu    EnablePerfDebug = false,
376806cf375SYinan Xu  )
377806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
378806cf375SYinan Xu    L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
379806cf375SYinan Xu      enablePerf = false,
380806cf375SYinan Xu    )),
381806cf375SYinan Xu  )
382806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
383806cf375SYinan Xu    p.copy(
384806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
385806cf375SYinan Xu        enablePerf = false,
386806cf375SYinan Xu      )),
387806cf375SYinan Xu    )
388806cf375SYinan Xu  }
389806cf375SYinan Xu})
390806cf375SYinan Xu
3911f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3921f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
3939672f0b7Swakafa    new WithNKBL2(256, inclusive = true) ++
3941f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3951f0e2dc7SJiawei Lin    new MinimalConfig(n)
3961f0e2dc7SJiawei Lin)
3971f0e2dc7SJiawei Lin
398496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3991f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
4009672f0b7Swakafa    ++ new WithNKBL2(512, inclusive = true)
4011f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
4021f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
403a1ea7f76SJiawei Lin)
404d5be5d19SJiawei Lin
405806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
406806cf375SYinan Xu  new WithFuzzer
407806cf375SYinan Xu    ++ new DefaultConfig(1)
408806cf375SYinan Xu)
409806cf375SYinan Xu
410496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
4117735eaccSwakafa  new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16)
4129672f0b7Swakafa    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
41368838bf8Scz4e    ++ new WithNKBL1D(64, ways = 4)
414d5be5d19SJiawei Lin    ++ new BaseConfig(n)
415d5be5d19SJiawei Lin)
4164b40434cSzhanglinjuan
4174b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => {
4184b40434cSzhanglinjuan  case EnableCHI => true
4194b40434cSzhanglinjuan})
4204b40434cSzhanglinjuan
4214b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config(
4224b40434cSzhanglinjuan  new WithCHI
4234b40434cSzhanglinjuan    ++ new Config((site, here, up) => {
4244b40434cSzhanglinjuan      case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3
4254b40434cSzhanglinjuan    })
4264b40434cSzhanglinjuan    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false)
42768838bf8Scz4e    ++ new WithNKBL1D(64, ways = 4)
428182b7eceSzhanglinjuan    ++ new DefaultConfig(n)
4294b40434cSzhanglinjuan)
430720dd621STang Haojin
4314e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config(
4324e7f257cSzhanglinjuan  new WithCHI
4334e7f257cSzhanglinjuan    ++ new Config((site, here, up) => {
4344e7f257cSzhanglinjuan      case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3
4354e7f257cSzhanglinjuan    })
4364e7f257cSzhanglinjuan    ++ new WithNKBL2(128, inclusive = true, banks = 1, tp = false)
4374e7f257cSzhanglinjuan    ++ new WithNKBL1D(32, ways = 4)
4384e7f257cSzhanglinjuan    ++ new MinimalConfig(n)
4394e7f257cSzhanglinjuan)
4404e7f257cSzhanglinjuan
441720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config(
442720dd621STang Haojin  (new KunminghuV2Config(n)).alter((site, here, up) => {
443720dd621STang Haojin    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true)
444720dd621STang Haojin  })
445720dd621STang Haojin)
44629ada0eaSYuan-HT
4474e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config(
4484e7f257cSzhanglinjuan  (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => {
4494e7f257cSzhanglinjuan    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true)
4504e7f257cSzhanglinjuan  })
4514e7f257cSzhanglinjuan)
4524e7f257cSzhanglinjuan
45329ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config(
45429ada0eaSYuan-HT  (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6)
45529ada0eaSYuan-HT    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
45668838bf8Scz4e    ++ new WithNKBL1D(64, ways = 4)
45729ada0eaSYuan-HT    ++ new BaseConfig(n)).alter((site, here, up) => {
45829ada0eaSYuan-HT    case DebugOptionsKey => up(DebugOptionsKey).copy(
45929ada0eaSYuan-HT      AlwaysBasicDiff = false,
46029ada0eaSYuan-HT      AlwaysBasicDB = false
46129ada0eaSYuan-HT    )
46229ada0eaSYuan-HT    case SoCParamsKey => up(SoCParamsKey).copy(
46329ada0eaSYuan-HT      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
46429ada0eaSYuan-HT        sramClkDivBy2 = false,
46529ada0eaSYuan-HT      )),
46629ada0eaSYuan-HT    )
46729ada0eaSYuan-HT  })
46829ada0eaSYuan-HT)
469aecf601eSKamimiao
470aecf601eSKamimiaoclass FpgaDiffDefaultConfig(n: Int = 1) extends Config(
471aecf601eSKamimiao  (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6)
472aecf601eSKamimiao    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
473aecf601eSKamimiao    ++ new WithNKBL1D(64, ways = 8)
474aecf601eSKamimiao    ++ new BaseConfig(n)).alter((site, here, up) => {
475aecf601eSKamimiao    case DebugOptionsKey => up(DebugOptionsKey).copy(
476aecf601eSKamimiao      AlwaysBasicDiff = true,
477aecf601eSKamimiao      AlwaysBasicDB = false
478aecf601eSKamimiao    )
479aecf601eSKamimiao    case SoCParamsKey => up(SoCParamsKey).copy(
480aecf601eSKamimiao      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
481aecf601eSKamimiao        sramClkDivBy2 = false,
482aecf601eSKamimiao      )),
483aecf601eSKamimiao    )
484aecf601eSKamimiao  })
485aecf601eSKamimiao)
486