xref: /XiangShan/src/main/scala/top/Configs.scala (revision 8882eb685de93177da606ee717b5ec8e459a768a)
1c6d43980SLemover/***************************************************************************************
23a520554STang Haojin* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC)
33a520554STang Haojin* Copyright (c) 2020-2025 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover*
6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover*
11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover*
15c6d43980SLemover* See the Mulan PSL v2 for more details.
16c6d43980SLemover***************************************************************************************/
17c6d43980SLemover
1845c767e3SLinJiaweipackage top
1945c767e3SLinJiawei
2045c767e3SLinJiaweiimport chisel3._
2145c767e3SLinJiaweiimport chisel3.util._
2245c767e3SLinJiaweiimport xiangshan._
2345c767e3SLinJiaweiimport utils._
243c02ee8fSwakafaimport utility._
2545c767e3SLinJiaweiimport system._
268891a219SYinan Xuimport org.chipsalliance.cde.config._
273a520554STang Haojinimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, MaxHartIdBits, XLen}
281d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
29d4aca96cSlqreimport freechips.rocketchip.devices.debug._
303a520554STang Haojinimport openLLC.OpenLLCParam
3172dab974Scz4eimport freechips.rocketchip.diplomacy._
32730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams}
331f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
34a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
353a520554STang Haojinimport device.EnableJtag
361f0e2dc7SJiawei Linimport huancun._
3715ee59e4Swakafaimport coupledL2._
381fb367eaSChen Xiimport coupledL2.prefetch._
3945c767e3SLinJiawei
401f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
4145c767e3SLinJiawei  case XLen => 64
4245c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4334ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
44*8882eb68SXin Tian  case CVMParamskey => CVMParameters()
4598c71602SJiawei Lin  case PMParameKey => PMParameters()
4634ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
47d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
483a520554STang Haojin  case DebugModuleKey => Some(DebugModuleParams(
493a520554STang Haojin    nAbstractDataWords = (if (site(XLen) == 32) 1 else if (site(XLen) == 64) 2 else 4),
503a520554STang Haojin    maxSupportedSBAccess = site(XLen),
513a520554STang Haojin    hasBusMaster = true,
523a520554STang Haojin    baseAddress = BigInt(0x38020000),
533a520554STang Haojin    nScratch = 2,
543a520554STang Haojin    crossingHasSafeReset = false,
553a520554STang Haojin    hasHartResets = true
563a520554STang Haojin  ))
57d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
58b628978eSTang Haojin  case MaxHartIdBits => log2Up(n) max 6
59f1c56d6cSLi Qianruo  case EnableJtag => true.B
6045c767e3SLinJiawei})
6145c767e3SLinJiawei
6205f23f57SWilliam Wang// Synthesizable minimal XiangShan
6305f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
6405f23f57SWilliam Wang// * L1 cache included
6505f23f57SWilliam Wang// * L2 cache NOT included
6605f23f57SWilliam Wang// * L3 cache included
6745c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
681f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
6934ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
70d2945707SHuijin Li      p => p.copy(
71586d5e3dSxiaofeibao-xjtu        DecodeWidth = 6,
72586d5e3dSxiaofeibao-xjtu        RenameWidth = 6,
73780712aaSxiaofeibao-xjtu        RobCommitWidth = 8,
7405f23f57SWilliam Wang        FetchWidth = 4,
75531c40faSsinceforYy        VirtualLoadQueueSize = 24,
7693cef32dSAnzooooo        LoadQueueRARSize = 24,
77e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
78531c40faSsinceforYy        LoadQueueReplaySize = 24,
79e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
80e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
81e4f69d78Ssfencevma        RollbackGroupSize = 8,
824b04d871Sweiding liu        StoreQueueSize = 20,
83e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
84e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
85b2d6d8e7Sgood-circle        // ============ VLSU ============
86725dfdedSsinceforYy        VlMergeBufferSize = 16,
87b2d6d8e7Sgood-circle        VsMergeBufferSize = 8,
883b213d10Sgood-circle        UopWritebackWidth = 2,
89b2d6d8e7Sgood-circle        // ==============================
9046186129SZiyue Zhang        RobSize = 48,
9120a5248fSzhanglinjuan        RabSize = 96,
923a6496e9SYinan Xu        FtqSize = 8,
93586d5e3dSxiaofeibao-xjtu        IBufSize = 24,
94586d5e3dSxiaofeibao-xjtu        IBufNBank = 6,
9505f23f57SWilliam Wang        StoreBufferSize = 4,
9605f23f57SWilliam Wang        StoreBufferThreshold = 3,
9745619a2fSweiding liu        IssueQueueSize = 10,
9828607074Ssinsanction        IssueQueueCompEntrySize = 4,
993b739f49SXuan Hu        intPreg = IntPregParams(
10039c59369SXuan Hu          numEntries = 64,
101e66fe2b1SZifei Zhang          numRead = None,
102e66fe2b1SZifei Zhang          numWrite = None,
1033b739f49SXuan Hu        ),
1043b739f49SXuan Hu        vfPreg = VfPregParams(
105e25c13faSXuan Hu          numEntries = 160,
106f9145651Schengguanghui          numRead = None,
107e66fe2b1SZifei Zhang          numWrite = None,
1083a6496e9SYinan Xu        ),
10905f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1103a6496e9SYinan Xu          nSets = 64, // 16KB ICache
11105f23f57SWilliam Wang          tagECC = Some("parity"),
11205f23f57SWilliam Wang          dataECC = Some("parity"),
11305f23f57SWilliam Wang          replacer = Some("setplru"),
1146c106319Sxu_zh          cacheCtrlAddressOpt = Some(AddressSet(0x38022080, 0x7f)),
11505f23f57SWilliam Wang        ),
1164f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1174f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1183a6496e9SYinan Xu          nWays = 8,
11905f23f57SWilliam Wang          tagECC = Some("secded"),
12005f23f57SWilliam Wang          dataECC = Some("secded"),
12105f23f57SWilliam Wang          replacer = Some("setplru"),
12205f23f57SWilliam Wang          nMissEntries = 4,
12305f23f57SWilliam Wang          nProbeEntries = 4,
124ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1250d32f713Shappy-lx          nMaxPrefetchEntry = 2,
126908b24d8Scz4e          enableTagEcc = true,
127908b24d8Scz4e          enableDataEcc = true,
12872dab974Scz4e          cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f))
1294f94c0c6SJiawei Lin        )),
130807e5180SEaston Man        // ============ BPU ===============
13145c767e3SLinJiawei        EnableLoop = false,
132807e5180SEaston Man        EnableGHistDiff = false,
133807e5180SEaston Man        FtbSize = 256,
134807e5180SEaston Man        FtbWays = 2,
135807e5180SEaston Man        RasSize = 8,
136807e5180SEaston Man        RasSpecSize = 16,
137807e5180SEaston Man        TageTableInfos =
138807e5180SEaston Man          Seq((512, 4, 6),
139807e5180SEaston Man            (512, 9, 6),
140807e5180SEaston Man            (1024, 19, 6)),
141807e5180SEaston Man        SCNRows = 128,
142807e5180SEaston Man        SCNTables = 2,
143807e5180SEaston Man        SCHistLens = Seq(0, 5),
144807e5180SEaston Man        ITTageTableInfos =
145807e5180SEaston Man          Seq((256, 4, 7),
146807e5180SEaston Man            (256, 8, 7),
147807e5180SEaston Man            (512, 16, 7)),
148807e5180SEaston Man        // ================================
149a0301c0dSLemover        itlbParameters = TLBParameters(
150a0301c0dSLemover          name = "itlb",
151a0301c0dSLemover          fetchi = true,
152a0301c0dSLemover          useDmode = false,
153f9ac118cSHaoyuan Feng          NWays = 4,
154a0301c0dSLemover        ),
155a0301c0dSLemover        ldtlbParameters = TLBParameters(
156a0301c0dSLemover          name = "ldtlb",
157f9ac118cSHaoyuan Feng          NWays = 4,
1585b7ef044SLemover          partialStaticPMP = true,
159f1fe8698SLemover          outsideRecvFlush = true,
16026af847eSgood-circle          outReplace = false,
16126af847eSgood-circle          lgMaxSize = 4
162a0301c0dSLemover        ),
163a0301c0dSLemover        sttlbParameters = TLBParameters(
164a0301c0dSLemover          name = "sttlb",
165f9ac118cSHaoyuan Feng          NWays = 4,
1665b7ef044SLemover          partialStaticPMP = true,
167f1fe8698SLemover          outsideRecvFlush = true,
16826af847eSgood-circle          outReplace = false,
16926af847eSgood-circle          lgMaxSize = 4
170a0301c0dSLemover        ),
1718f1fa9b1Ssfencevma        hytlbParameters = TLBParameters(
1728f1fa9b1Ssfencevma          name = "hytlb",
1738f1fa9b1Ssfencevma          NWays = 4,
1748f1fa9b1Ssfencevma          partialStaticPMP = true,
1758f1fa9b1Ssfencevma          outsideRecvFlush = true,
17626af847eSgood-circle          outReplace = false,
17726af847eSgood-circle          lgMaxSize = 4
1788f1fa9b1Ssfencevma        ),
17963632028SHaoyuan Feng        pftlbParameters = TLBParameters(
18063632028SHaoyuan Feng          name = "pftlb",
181f9ac118cSHaoyuan Feng          NWays = 4,
18263632028SHaoyuan Feng          partialStaticPMP = true,
18363632028SHaoyuan Feng          outsideRecvFlush = true,
18426af847eSgood-circle          outReplace = false,
18526af847eSgood-circle          lgMaxSize = 4
18663632028SHaoyuan Feng        ),
187a0301c0dSLemover        btlbParameters = TLBParameters(
188a0301c0dSLemover          name = "btlb",
189f9ac118cSHaoyuan Feng          NWays = 4,
190a0301c0dSLemover        ),
1915854c1edSLemover        l2tlbParameters = L2TLBParameters(
1923ea4388cSHaoyuan Feng          l3Size = 4,
1933ea4388cSHaoyuan Feng          l2Size = 4,
1943ea4388cSHaoyuan Feng          l1nSets = 4,
1953ea4388cSHaoyuan Feng          l1nWays = 4,
196abc4432bSHaoyuan Feng          l1ReservedBits = 1,
1973ea4388cSHaoyuan Feng          l0nSets = 4,
1983ea4388cSHaoyuan Feng          l0nWays = 8,
199abc4432bSHaoyuan Feng          l0ReservedBits = 0,
2003ea4388cSHaoyuan Feng          spSize = 4,
2015854c1edSLemover        ),
20215ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
20315ee59e4Swakafa          name = "L2",
20415ee59e4Swakafa          ways = 8,
20515ee59e4Swakafa          sets = 128,
20615ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
2071fb367eaSChen Xi          prefetch = Nil,
208d2945707SHuijin Li          clientCaches = Seq(L1Param(
209d2945707SHuijin Li            "dcache",
210d2945707SHuijin Li            isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
21115ee59e4Swakafa          )),
2124b40434cSzhanglinjuan        )),
21315ee59e4Swakafa        L2NBanks = 2,
2144722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
21534ab1ae9SJiawei Lin      )
21634ab1ae9SJiawei Lin    )
21792a50c73Swakafa    case SoCParamsKey =>
21892a50c73Swakafa      val tiles = site(XSTileKey)
21992a50c73Swakafa      up(SoCParamsKey).copy(
220a57c9536STang Haojin        L3CacheParamsOpt = Option.when(!up(EnableCHI))(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2215f79ba13Swakafa          sets = 1024,
22292a50c73Swakafa          inclusive = false,
22315ee59e4Swakafa          clientCaches = tiles.map{ core =>
22415ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
22515ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
22615ee59e4Swakafa            }.sum
22715ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
22815ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
22992a50c73Swakafa          },
2300d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2310d32f713Shappy-lx          prefetch = None
2324f94c0c6SJiawei Lin        )),
233a57c9536STang Haojin        OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam(
234a57c9536STang Haojin          name = "LLC",
235a57c9536STang Haojin          ways = 8,
236a57c9536STang Haojin          sets = 2048,
237a57c9536STang Haojin          banks = 4,
238a57c9536STang Haojin          clientCaches = Seq(L2Param())
239a57c9536STang Haojin        )),
240a1ea7f76SJiawei Lin        L3NBanks = 1
24105f23f57SWilliam Wang      )
24205f23f57SWilliam Wang  })
24305f23f57SWilliam Wang)
24405f23f57SWilliam Wang
24505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
24605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
24705f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
24834ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2494f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2504f94c0c6SJiawei Lin      softPTW = true
25134ab1ae9SJiawei Lin    ))
25234ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
253a57c9536STang Haojin      L3CacheParamsOpt = None,
254a57c9536STang Haojin      OpenLLCParamsOpt = None
25545c767e3SLinJiawei    )
25645c767e3SLinJiawei  })
25745c767e3SLinJiawei)
25888825c5cSYinan Xu
2595bd65c56STang Haojincase class WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
26034ab1ae9SJiawei Lin  case XSTileKey =>
2611f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
26234ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2634f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2641f0e2dc7SJiawei Lin        nSets = sets,
2654f94c0c6SJiawei Lin        nWays = ways,
2664f94c0c6SJiawei Lin        tagECC = Some("secded"),
2674f94c0c6SJiawei Lin        dataECC = Some("secded"),
2684f94c0c6SJiawei Lin        replacer = Some("setplru"),
2694f94c0c6SJiawei Lin        nMissEntries = 16,
270300ded30SWilliam Wang        nProbeEntries = 8,
2710d32f713Shappy-lx        nReleaseEntries = 18,
2720d32f713Shappy-lx        nMaxPrefetchEntry = 6,
273908b24d8Scz4e        enableTagEcc = true,
27472dab974Scz4e        enableDataEcc = true,
27572dab974Scz4e        cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f))
2764f94c0c6SJiawei Lin      ))
27734ab1ae9SJiawei Lin    ))
2784f94c0c6SJiawei Lin})
2791f0e2dc7SJiawei Lin
2805bd65c56STang Haojincase class L2CacheConfig
281d5be5d19SJiawei Lin(
2825bd65c56STang Haojin  size: String,
283d5be5d19SJiawei Lin  ways: Int = 8,
284d5be5d19SJiawei Lin  inclusive: Boolean = true,
2854b40434cSzhanglinjuan  banks: Int = 1,
2864b40434cSzhanglinjuan  tp: Boolean = true
287d5be5d19SJiawei Lin) extends Config((site, here, up) => {
28834ab1ae9SJiawei Lin  case XSTileKey =>
2899672f0b7Swakafa    require(inclusive, "L2 must be inclusive")
2905bd65c56STang Haojin    val nKB = size.toUpperCase() match {
2918026b5a2SJiuyue Ma      case s"${k}KB" => k.trim().toInt
2928026b5a2SJiuyue Ma      case s"${m}MB" => (m.trim().toDouble * 1024).toInt
2935bd65c56STang Haojin    }
29434ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
2955bd65c56STang Haojin    val l2sets = nKB * 1024 / banks / ways / 64
29634ab1ae9SJiawei Lin    upParams.map(p => p.copy(
29715ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
298a1ea7f76SJiawei Lin        name = "L2",
299a1ea7f76SJiawei Lin        ways = ways,
300a1ea7f76SJiawei Lin        sets = l2sets,
30115ee59e4Swakafa        clientCaches = Seq(L1Param(
3021f0e2dc7SJiawei Lin          "dcache",
303459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
3044f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
305ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
3068a4dab4dSHaoyuan Feng          vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)),
307d2945707SHuijin Li          isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
3081f0e2dc7SJiawei Lin        )),
309d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
31015ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
3114aa305e9SMa-YX        tagECC = Some("secded"),
3124aa305e9SMa-YX        dataECC = Some("secded"),
3134aa305e9SMa-YX        enableTagECC = true,
3144aa305e9SMa-YX        enableDataECC = true,
3154aa305e9SMa-YX        dataCheck = Some("oddparity"),
316881e32f5SZifei Zhang        enablePoison = true,
31778a8cd25Szhanglinjuan        prefetch = Seq(BOPParameters()) ++
31878a8cd25Szhanglinjuan          (if (tp) Seq(TPParameters()) else Nil) ++
31978a8cd25Szhanglinjuan          (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil),
320363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
321b280e436STang Haojin        enableRollingDB = site(DebugOptionsKey).EnableRollingDB,
322b280e436STang Haojin        enableMonitor = site(DebugOptionsKey).AlwaysBasicDB,
3234e12f40bSzhanglinjuan        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
32434ab1ae9SJiawei Lin      )),
32534ab1ae9SJiawei Lin      L2NBanks = banks
326d5be5d19SJiawei Lin    ))
327a1ea7f76SJiawei Lin})
328a1ea7f76SJiawei Lin
3295bd65c56STang Haojincase class L3CacheConfig(size: String, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
330a1ea7f76SJiawei Lin  case SoCParamsKey =>
3315bd65c56STang Haojin    val nKB = size.toUpperCase() match {
3328026b5a2SJiuyue Ma      case s"${k}KB" => k.trim().toInt
3338026b5a2SJiuyue Ma      case s"${m}MB" => (m.trim().toDouble * 1024).toInt
3345bd65c56STang Haojin    }
3355bd65c56STang Haojin    val sets = nKB * 1024 / banks / ways / 64
33634ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
337459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
338459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
339459ad1b2SJiawei Lin    }.sum
34034ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
341a1ea7f76SJiawei Lin      L3NBanks = banks,
342a57c9536STang Haojin      L3CacheParamsOpt = Option.when(!up(EnableCHI))(HCCacheParameters(
343a1ea7f76SJiawei Lin        name = "L3",
344a1ea7f76SJiawei Lin        level = 3,
345a1ea7f76SJiawei Lin        ways = ways,
346a1ea7f76SJiawei Lin        sets = sets,
347a1ea7f76SJiawei Lin        inclusive = inclusive,
34834ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
3494f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
3500d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3511f0e2dc7SJiawei Lin        },
352363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
35334ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
35434ab1ae9SJiawei Lin          address = 0x39000000,
35534ab1ae9SJiawei Lin          numCores = tiles.size
35659239bc9SJiawei Lin        )),
357d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
358459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3590fbed464SJiawei Lin        sramDepthDiv = 4,
360459ad1b2SJiawei Lin        tagECC = Some("secded"),
36125cb35b6SJiawei Lin        dataECC = Some("secded"),
3620d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3639672f0b7Swakafa        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()),
3649672f0b7Swakafa        tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters())
3655c060727Ssumailyyc      )),
366a57c9536STang Haojin      OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam(
3675c060727Ssumailyyc        name = "LLC",
3685c060727Ssumailyyc        ways = ways,
3695c060727Ssumailyyc        sets = sets,
3705c060727Ssumailyyc        banks = banks,
3715c060727Ssumailyyc        fullAddressBits = 48,
3725c060727Ssumailyyc        clientCaches = tiles.map { core =>
3735c060727Ssumailyyc          val l2params = core.L2CacheParamsOpt.get
3745c060727Ssumailyyc          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
375186eb48dSsumailyyc        },
376186eb48dSsumailyyc        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
377186eb48dSsumailyyc        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
3784f94c0c6SJiawei Lin      ))
379a1ea7f76SJiawei Lin    )
380a1ea7f76SJiawei Lin})
381a1ea7f76SJiawei Lin
382a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
3835bd65c56STang Haojin  L3CacheConfig("256KB", inclusive = false) ++ L2CacheConfig("64KB")
384a1ea7f76SJiawei Lin)
385a1ea7f76SJiawei Lin
386a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
387a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
388a1ea7f76SJiawei Lin)
389a1ea7f76SJiawei Lin
390a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3911f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
392a1ea7f76SJiawei Lin)
393a1ea7f76SJiawei Lin
394806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
395806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
396806cf375SYinan Xu    EnablePerfDebug = false,
397806cf375SYinan Xu  )
398806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
399a57c9536STang Haojin    L3CacheParamsOpt = up(SoCParamsKey).L3CacheParamsOpt.map(_.copy(
400a57c9536STang Haojin      enablePerf = false,
401a57c9536STang Haojin    )),
402a57c9536STang Haojin    OpenLLCParamsOpt = up(SoCParamsKey).OpenLLCParamsOpt.map(_.copy(
403806cf375SYinan Xu      enablePerf = false,
404806cf375SYinan Xu    )),
405806cf375SYinan Xu  )
406806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
407806cf375SYinan Xu    p.copy(
408806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
409806cf375SYinan Xu        enablePerf = false,
410806cf375SYinan Xu      )),
411806cf375SYinan Xu    )
412806cf375SYinan Xu  }
413806cf375SYinan Xu})
414806cf375SYinan Xu
415*8882eb68SXin Tianclass CVMCompile extends Config((site, here, up) => {
416*8882eb68SXin Tian  case CVMParamskey => up(CVMParamskey).copy(
417*8882eb68SXin Tian    KeyIDBits = 5,
418*8882eb68SXin Tian    HasMEMencryption = true,
419*8882eb68SXin Tian    HasDelayNoencryption = false
420*8882eb68SXin Tian  )
421*8882eb68SXin Tian  case XSTileKey => up(XSTileKey).map(_.copy(
422*8882eb68SXin Tian    HasBitmapCheck = true,
423*8882eb68SXin Tian    HasBitmapCheckDefault = false))
424*8882eb68SXin Tian})
425*8882eb68SXin Tian
426*8882eb68SXin Tianclass CVMTestCompile extends Config((site, here, up) => {
427*8882eb68SXin Tian  case CVMParamskey => up(CVMParamskey).copy(
428*8882eb68SXin Tian    KeyIDBits = 5,
429*8882eb68SXin Tian    HasMEMencryption = true,
430*8882eb68SXin Tian    HasDelayNoencryption = true
431*8882eb68SXin Tian  )
432*8882eb68SXin Tian  case XSTileKey => up(XSTileKey).map(_.copy(
433*8882eb68SXin Tian    HasBitmapCheck =true,
434*8882eb68SXin Tian    HasBitmapCheckDefault = true))
435*8882eb68SXin Tian})
436*8882eb68SXin Tian
4371f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
4385bd65c56STang Haojin  L3CacheConfig("512KB", inclusive = false)
4395bd65c56STang Haojin    ++ L2CacheConfig("256KB", inclusive = true)
4405bd65c56STang Haojin    ++ WithNKBL1D(128)
4415bd65c56STang Haojin    ++ new MinimalConfig(n)
4421f0e2dc7SJiawei Lin)
4431f0e2dc7SJiawei Lin
444496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
4455bd65c56STang Haojin  L3CacheConfig("4MB", inclusive = false, banks = 4)
4465bd65c56STang Haojin    ++ L2CacheConfig("512KB", inclusive = true)
4475bd65c56STang Haojin    ++ WithNKBL1D(128)
4481f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
449a1ea7f76SJiawei Lin)
450d5be5d19SJiawei Lin
451806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
452806cf375SYinan Xu  new WithFuzzer
453806cf375SYinan Xu    ++ new DefaultConfig(1)
454806cf375SYinan Xu)
455806cf375SYinan Xu
456496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
4575bd65c56STang Haojin  L3CacheConfig("16MB", inclusive = false, banks = 4, ways = 16)
4585bd65c56STang Haojin    ++ L2CacheConfig("1MB", inclusive = true, banks = 4)
4595bd65c56STang Haojin    ++ WithNKBL1D(64, ways = 4)
460d5be5d19SJiawei Lin    ++ new BaseConfig(n)
461d5be5d19SJiawei Lin)
4624b40434cSzhanglinjuan
463*8882eb68SXin Tianclass CVMConfig(n: Int = 1) extends Config(
464*8882eb68SXin Tian  new CVMCompile
465*8882eb68SXin Tian    ++ new DefaultConfig(n)
466*8882eb68SXin Tian)
467*8882eb68SXin Tian
468*8882eb68SXin Tianclass CVMTestConfig(n: Int = 1) extends Config(
469*8882eb68SXin Tian  new CVMTestCompile
470*8882eb68SXin Tian    ++ new DefaultConfig(n)
471*8882eb68SXin Tian)
472*8882eb68SXin Tian
4734b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => {
4744b40434cSzhanglinjuan  case EnableCHI => true
4754b40434cSzhanglinjuan})
4764b40434cSzhanglinjuan
4774b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config(
478a57c9536STang Haojin  L2CacheConfig("1MB", inclusive = true, banks = 4, tp = false)
479182b7eceSzhanglinjuan    ++ new DefaultConfig(n)
480a57c9536STang Haojin    ++ new WithCHI
4814b40434cSzhanglinjuan)
482720dd621STang Haojin
4834e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config(
484a57c9536STang Haojin  L2CacheConfig("128KB", inclusive = true, banks = 1, tp = false)
4855bd65c56STang Haojin    ++ WithNKBL1D(32, ways = 4)
4864e7f257cSzhanglinjuan    ++ new MinimalConfig(n)
487a57c9536STang Haojin    ++ new WithCHI
4884e7f257cSzhanglinjuan)
4894e7f257cSzhanglinjuan
490720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config(
491720dd621STang Haojin  (new KunminghuV2Config(n)).alter((site, here, up) => {
492720dd621STang Haojin    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true)
493720dd621STang Haojin  })
494720dd621STang Haojin)
49529ada0eaSYuan-HT
4964e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config(
4974e7f257cSzhanglinjuan  (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => {
4984e7f257cSzhanglinjuan    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true)
4994e7f257cSzhanglinjuan  })
5004e7f257cSzhanglinjuan)
5014e7f257cSzhanglinjuan
502c33deca9Sklin02class XSNoCDiffTopConfig(n: Int = 1) extends Config(
503c33deca9Sklin02  (new XSNoCTopConfig(n)).alter((site, here, up) => {
504c33deca9Sklin02    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true)
505c33deca9Sklin02  })
506c33deca9Sklin02)
507c33deca9Sklin02
508c33deca9Sklin02class XSNoCDiffTopMinimalConfig(n: Int = 1) extends Config(
509c33deca9Sklin02  (new XSNoCTopConfig(n)).alter((site, here, up) => {
510c33deca9Sklin02    case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true)
511c33deca9Sklin02  })
512c33deca9Sklin02)
513c33deca9Sklin02
51429ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config(
5155bd65c56STang Haojin  (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6)
5165bd65c56STang Haojin    ++ L2CacheConfig("1MB", inclusive = true, banks = 4)
5175bd65c56STang Haojin    ++ WithNKBL1D(64, ways = 4)
51829ada0eaSYuan-HT    ++ new BaseConfig(n)).alter((site, here, up) => {
51929ada0eaSYuan-HT    case DebugOptionsKey => up(DebugOptionsKey).copy(
52029ada0eaSYuan-HT      AlwaysBasicDiff = false,
52129ada0eaSYuan-HT      AlwaysBasicDB = false
52229ada0eaSYuan-HT    )
52329ada0eaSYuan-HT    case SoCParamsKey => up(SoCParamsKey).copy(
52429ada0eaSYuan-HT      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
52529ada0eaSYuan-HT        sramClkDivBy2 = false,
52629ada0eaSYuan-HT      )),
52729ada0eaSYuan-HT    )
52829ada0eaSYuan-HT  })
52929ada0eaSYuan-HT)
530aecf601eSKamimiao
531aecf601eSKamimiaoclass FpgaDiffDefaultConfig(n: Int = 1) extends Config(
5325bd65c56STang Haojin  (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6)
5335bd65c56STang Haojin    ++ L2CacheConfig("1MB", inclusive = true, banks = 4)
53430c0e6fdSKunlin You    ++ WithNKBL1D(64, ways = 4)
535aecf601eSKamimiao    ++ new BaseConfig(n)).alter((site, here, up) => {
536aecf601eSKamimiao    case DebugOptionsKey => up(DebugOptionsKey).copy(
537aecf601eSKamimiao      AlwaysBasicDiff = true,
538aecf601eSKamimiao      AlwaysBasicDB = false
539aecf601eSKamimiao    )
540aecf601eSKamimiao    case SoCParamsKey => up(SoCParamsKey).copy(
541aecf601eSKamimiao      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
542aecf601eSKamimiao        sramClkDivBy2 = false,
543aecf601eSKamimiao      )),
544aecf601eSKamimiao    )
545aecf601eSKamimiao  })
546aecf601eSKamimiao)
547