1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 233c02ee8fSwakafaimport utility._ 2445c767e3SLinJiaweiimport system._ 258891a219SYinan Xuimport org.chipsalliance.cde.config._ 2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 28d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen} 303b739f49SXuan Huimport system._ 313b739f49SXuan Huimport utility._ 323b739f49SXuan Huimport utils._ 333b739f49SXuan Huimport huancun._ 345c060727Ssumailyycimport openLLC.{OpenLLCParam} 353b739f49SXuan Huimport xiangshan._ 3645c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 37730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 381f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 39a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 40a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 411f0e2dc7SJiawei Linimport huancun._ 4215ee59e4Swakafaimport coupledL2._ 431fb367eaSChen Xiimport coupledL2.prefetch._ 443b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 4545c767e3SLinJiawei 461f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 4745c767e3SLinJiawei case XLen => 64 4845c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4934ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 5098c71602SJiawei Lin case PMParameKey => PMParameters() 5134ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 52d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 53d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 54d4aca96cSlqre case JtagDTMKey => JtagDTMKey 55b628978eSTang Haojin case MaxHartIdBits => log2Up(n) max 6 56f1c56d6cSLi Qianruo case EnableJtag => true.B 5745c767e3SLinJiawei}) 5845c767e3SLinJiawei 5905f23f57SWilliam Wang// Synthesizable minimal XiangShan 6005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 6105f23f57SWilliam Wang// * L1 cache included 6205f23f57SWilliam Wang// * L2 cache NOT included 6305f23f57SWilliam Wang// * L3 cache included 6445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 651f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6634ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 67d2945707SHuijin Li p => p.copy( 68586d5e3dSxiaofeibao-xjtu DecodeWidth = 6, 69586d5e3dSxiaofeibao-xjtu RenameWidth = 6, 70780712aaSxiaofeibao-xjtu RobCommitWidth = 8, 7105f23f57SWilliam Wang FetchWidth = 4, 72531c40faSsinceforYy VirtualLoadQueueSize = 24, 7393cef32dSAnzooooo LoadQueueRARSize = 24, 74e4f69d78Ssfencevma LoadQueueRAWSize = 12, 75531c40faSsinceforYy LoadQueueReplaySize = 24, 76e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 77e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 78e4f69d78Ssfencevma RollbackGroupSize = 8, 794b04d871Sweiding liu StoreQueueSize = 20, 80e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 81e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 82b2d6d8e7Sgood-circle // ============ VLSU ============ 83725dfdedSsinceforYy VlMergeBufferSize = 16, 84b2d6d8e7Sgood-circle VsMergeBufferSize = 8, 853b213d10Sgood-circle UopWritebackWidth = 2, 86b2d6d8e7Sgood-circle // ============================== 8746186129SZiyue Zhang RobSize = 48, 8820a5248fSzhanglinjuan RabSize = 96, 893a6496e9SYinan Xu FtqSize = 8, 90586d5e3dSxiaofeibao-xjtu IBufSize = 24, 91586d5e3dSxiaofeibao-xjtu IBufNBank = 6, 9205f23f57SWilliam Wang StoreBufferSize = 4, 9305f23f57SWilliam Wang StoreBufferThreshold = 3, 9445619a2fSweiding liu IssueQueueSize = 10, 9528607074Ssinsanction IssueQueueCompEntrySize = 4, 9645c767e3SLinJiawei dpParams = DispatchParameters( 973a6496e9SYinan Xu IntDqSize = 12, 983a6496e9SYinan Xu FpDqSize = 12, 993a6496e9SYinan Xu LsDqSize = 12, 100ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 10160f0c5aeSxiaofeibao FpDqDeqWidth = 6, 10260f0c5aeSxiaofeibao VecDqDeqWidth = 6, 103ecfc6f16SXuan Hu LsDqDeqWidth = 6 10445c767e3SLinJiawei ), 1053b739f49SXuan Hu intPreg = IntPregParams( 10639c59369SXuan Hu numEntries = 64, 107e66fe2b1SZifei Zhang numRead = None, 108e66fe2b1SZifei Zhang numWrite = None, 1093b739f49SXuan Hu ), 1103b739f49SXuan Hu vfPreg = VfPregParams( 111e25c13faSXuan Hu numEntries = 160, 112f9145651Schengguanghui numRead = None, 113e66fe2b1SZifei Zhang numWrite = None, 1143a6496e9SYinan Xu ), 11505f23f57SWilliam Wang icacheParameters = ICacheParameters( 1163a6496e9SYinan Xu nSets = 64, // 16KB ICache 11705f23f57SWilliam Wang tagECC = Some("parity"), 11805f23f57SWilliam Wang dataECC = Some("parity"), 11905f23f57SWilliam Wang replacer = Some("setplru"), 12005f23f57SWilliam Wang ), 1214f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1224f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1233a6496e9SYinan Xu nWays = 8, 12405f23f57SWilliam Wang tagECC = Some("secded"), 12505f23f57SWilliam Wang dataECC = Some("secded"), 12605f23f57SWilliam Wang replacer = Some("setplru"), 12705f23f57SWilliam Wang nMissEntries = 4, 12805f23f57SWilliam Wang nProbeEntries = 4, 129ad3ba452Szhanglinjuan nReleaseEntries = 8, 1300d32f713Shappy-lx nMaxPrefetchEntry = 2, 1314f94c0c6SJiawei Lin )), 132807e5180SEaston Man // ============ BPU =============== 13345c767e3SLinJiawei EnableLoop = false, 134807e5180SEaston Man EnableGHistDiff = false, 135807e5180SEaston Man FtbSize = 256, 136807e5180SEaston Man FtbWays = 2, 137807e5180SEaston Man RasSize = 8, 138807e5180SEaston Man RasSpecSize = 16, 139807e5180SEaston Man TageTableInfos = 140807e5180SEaston Man Seq((512, 4, 6), 141807e5180SEaston Man (512, 9, 6), 142807e5180SEaston Man (1024, 19, 6)), 143807e5180SEaston Man SCNRows = 128, 144807e5180SEaston Man SCNTables = 2, 145807e5180SEaston Man SCHistLens = Seq(0, 5), 146807e5180SEaston Man ITTageTableInfos = 147807e5180SEaston Man Seq((256, 4, 7), 148807e5180SEaston Man (256, 8, 7), 149807e5180SEaston Man (512, 16, 7)), 150807e5180SEaston Man // ================================ 151a0301c0dSLemover itlbParameters = TLBParameters( 152a0301c0dSLemover name = "itlb", 153a0301c0dSLemover fetchi = true, 154a0301c0dSLemover useDmode = false, 155f9ac118cSHaoyuan Feng NWays = 4, 156a0301c0dSLemover ), 157a0301c0dSLemover ldtlbParameters = TLBParameters( 158a0301c0dSLemover name = "ldtlb", 159f9ac118cSHaoyuan Feng NWays = 4, 1605b7ef044SLemover partialStaticPMP = true, 161f1fe8698SLemover outsideRecvFlush = true, 16226af847eSgood-circle outReplace = false, 16326af847eSgood-circle lgMaxSize = 4 164a0301c0dSLemover ), 165a0301c0dSLemover sttlbParameters = TLBParameters( 166a0301c0dSLemover name = "sttlb", 167f9ac118cSHaoyuan Feng NWays = 4, 1685b7ef044SLemover partialStaticPMP = true, 169f1fe8698SLemover outsideRecvFlush = true, 17026af847eSgood-circle outReplace = false, 17126af847eSgood-circle lgMaxSize = 4 172a0301c0dSLemover ), 1738f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1748f1fa9b1Ssfencevma name = "hytlb", 1758f1fa9b1Ssfencevma NWays = 4, 1768f1fa9b1Ssfencevma partialStaticPMP = true, 1778f1fa9b1Ssfencevma outsideRecvFlush = true, 17826af847eSgood-circle outReplace = false, 17926af847eSgood-circle lgMaxSize = 4 1808f1fa9b1Ssfencevma ), 18163632028SHaoyuan Feng pftlbParameters = TLBParameters( 18263632028SHaoyuan Feng name = "pftlb", 183f9ac118cSHaoyuan Feng NWays = 4, 18463632028SHaoyuan Feng partialStaticPMP = true, 18563632028SHaoyuan Feng outsideRecvFlush = true, 18626af847eSgood-circle outReplace = false, 18726af847eSgood-circle lgMaxSize = 4 18863632028SHaoyuan Feng ), 189a0301c0dSLemover btlbParameters = TLBParameters( 190a0301c0dSLemover name = "btlb", 191f9ac118cSHaoyuan Feng NWays = 4, 192a0301c0dSLemover ), 1935854c1edSLemover l2tlbParameters = L2TLBParameters( 1943ea4388cSHaoyuan Feng l3Size = 4, 1953ea4388cSHaoyuan Feng l2Size = 4, 1963ea4388cSHaoyuan Feng l1nSets = 4, 1973ea4388cSHaoyuan Feng l1nWays = 4, 198abc4432bSHaoyuan Feng l1ReservedBits = 1, 1993ea4388cSHaoyuan Feng l0nSets = 4, 2003ea4388cSHaoyuan Feng l0nWays = 8, 201abc4432bSHaoyuan Feng l0ReservedBits = 0, 2023ea4388cSHaoyuan Feng spSize = 4, 2035854c1edSLemover ), 20415ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 20515ee59e4Swakafa name = "L2", 20615ee59e4Swakafa ways = 8, 20715ee59e4Swakafa sets = 128, 20815ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2091fb367eaSChen Xi prefetch = Nil, 210d2945707SHuijin Li clientCaches = Seq(L1Param( 211d2945707SHuijin Li "dcache", 212d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 21315ee59e4Swakafa )), 214e3ed843cShappy-lx hasCMO = p.HasCMO && site(EnableCHI), 2154b40434cSzhanglinjuan )), 21615ee59e4Swakafa L2NBanks = 2, 2174722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 21834ab1ae9SJiawei Lin ) 21934ab1ae9SJiawei Lin ) 22092a50c73Swakafa case SoCParamsKey => 22192a50c73Swakafa val tiles = site(XSTileKey) 22292a50c73Swakafa up(SoCParamsKey).copy( 2234f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 2245f79ba13Swakafa sets = 1024, 22592a50c73Swakafa inclusive = false, 22615ee59e4Swakafa clientCaches = tiles.map{ core => 22715ee59e4Swakafa val clientDirBytes = tiles.map{ t => 22815ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 22915ee59e4Swakafa }.sum 23015ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 23115ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 23292a50c73Swakafa }, 2330d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2340d32f713Shappy-lx prefetch = None 2354f94c0c6SJiawei Lin )), 236a1ea7f76SJiawei Lin L3NBanks = 1 23705f23f57SWilliam Wang ) 23805f23f57SWilliam Wang }) 23905f23f57SWilliam Wang) 24005f23f57SWilliam Wang 24105f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 24205f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 24305f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 24434ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2454f94c0c6SJiawei Lin dcacheParametersOpt = None, 2464f94c0c6SJiawei Lin softPTW = true 24734ab1ae9SJiawei Lin )) 24834ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2494f94c0c6SJiawei Lin L3CacheParamsOpt = None 25045c767e3SLinJiawei ) 25145c767e3SLinJiawei }) 25245c767e3SLinJiawei) 25388825c5cSYinan Xu 2541f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 25534ab1ae9SJiawei Lin case XSTileKey => 2561f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 25734ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2584f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2591f0e2dc7SJiawei Lin nSets = sets, 2604f94c0c6SJiawei Lin nWays = ways, 2614f94c0c6SJiawei Lin tagECC = Some("secded"), 2624f94c0c6SJiawei Lin dataECC = Some("secded"), 2634f94c0c6SJiawei Lin replacer = Some("setplru"), 2644f94c0c6SJiawei Lin nMissEntries = 16, 265300ded30SWilliam Wang nProbeEntries = 8, 2660d32f713Shappy-lx nReleaseEntries = 18, 2670d32f713Shappy-lx nMaxPrefetchEntry = 6, 2684f94c0c6SJiawei Lin )) 26934ab1ae9SJiawei Lin )) 2704f94c0c6SJiawei Lin}) 2711f0e2dc7SJiawei Lin 272d5be5d19SJiawei Linclass WithNKBL2 273d5be5d19SJiawei Lin( 274d5be5d19SJiawei Lin n: Int, 275d5be5d19SJiawei Lin ways: Int = 8, 276d5be5d19SJiawei Lin inclusive: Boolean = true, 2774b40434cSzhanglinjuan banks: Int = 1, 2784b40434cSzhanglinjuan tp: Boolean = true 279d5be5d19SJiawei Lin) extends Config((site, here, up) => { 28034ab1ae9SJiawei Lin case XSTileKey => 2819672f0b7Swakafa require(inclusive, "L2 must be inclusive") 28234ab1ae9SJiawei Lin val upParams = up(XSTileKey) 283d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 28434ab1ae9SJiawei Lin upParams.map(p => p.copy( 28515ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 286a1ea7f76SJiawei Lin name = "L2", 287a1ea7f76SJiawei Lin ways = ways, 288a1ea7f76SJiawei Lin sets = l2sets, 28915ee59e4Swakafa clientCaches = Seq(L1Param( 2901f0e2dc7SJiawei Lin "dcache", 291459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2924f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 293ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 2948a4dab4dSHaoyuan Feng vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)), 295d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 2961f0e2dc7SJiawei Lin )), 297d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 29815ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 29978a8cd25Szhanglinjuan prefetch = Seq(BOPParameters()) ++ 30078a8cd25Szhanglinjuan (if (tp) Seq(TPParameters()) else Nil) ++ 30178a8cd25Szhanglinjuan (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil), 302e3ed843cShappy-lx hasCMO = p.HasCMO && site(EnableCHI), 303363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 304b280e436STang Haojin enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 305b280e436STang Haojin enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 3064e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 30734ab1ae9SJiawei Lin )), 30834ab1ae9SJiawei Lin L2NBanks = banks 309d5be5d19SJiawei Lin )) 310a1ea7f76SJiawei Lin}) 311a1ea7f76SJiawei Lin 312a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 313a1ea7f76SJiawei Lin case SoCParamsKey => 314a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 31534ab1ae9SJiawei Lin val tiles = site(XSTileKey) 316459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 317459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 318459ad1b2SJiawei Lin }.sum 31934ab1ae9SJiawei Lin up(SoCParamsKey).copy( 320a1ea7f76SJiawei Lin L3NBanks = banks, 3214f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 322a1ea7f76SJiawei Lin name = "L3", 323a1ea7f76SJiawei Lin level = 3, 324a1ea7f76SJiawei Lin ways = ways, 325a1ea7f76SJiawei Lin sets = sets, 326a1ea7f76SJiawei Lin inclusive = inclusive, 32734ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 3284f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 3290d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3301f0e2dc7SJiawei Lin }, 331363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 33234ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 33334ab1ae9SJiawei Lin address = 0x39000000, 33434ab1ae9SJiawei Lin numCores = tiles.size 33559239bc9SJiawei Lin )), 336d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 337459ad1b2SJiawei Lin sramClkDivBy2 = true, 3380fbed464SJiawei Lin sramDepthDiv = 4, 339459ad1b2SJiawei Lin tagECC = Some("secded"), 34025cb35b6SJiawei Lin dataECC = Some("secded"), 3410d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3429672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3439672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3445c060727Ssumailyyc )), 3455c060727Ssumailyyc OpenLLCParamsOpt = Some(OpenLLCParam( 3465c060727Ssumailyyc name = "LLC", 3475c060727Ssumailyyc ways = ways, 3485c060727Ssumailyyc sets = sets, 3495c060727Ssumailyyc banks = banks, 3505c060727Ssumailyyc fullAddressBits = 48, 3515c060727Ssumailyyc clientCaches = tiles.map { core => 3525c060727Ssumailyyc val l2params = core.L2CacheParamsOpt.get 3535c060727Ssumailyyc l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3545c060727Ssumailyyc } 3554f94c0c6SJiawei Lin )) 356a1ea7f76SJiawei Lin ) 357a1ea7f76SJiawei Lin}) 358a1ea7f76SJiawei Lin 359a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 360a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 361a1ea7f76SJiawei Lin) 362a1ea7f76SJiawei Lin 363a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 364a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 365a1ea7f76SJiawei Lin) 366a1ea7f76SJiawei Lin 367a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3681f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 369a1ea7f76SJiawei Lin) 370a1ea7f76SJiawei Lin 371806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 372806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 373806cf375SYinan Xu EnablePerfDebug = false, 374806cf375SYinan Xu ) 375806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 376806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 377806cf375SYinan Xu enablePerf = false, 378806cf375SYinan Xu )), 379806cf375SYinan Xu ) 380806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 381806cf375SYinan Xu p.copy( 382806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 383806cf375SYinan Xu enablePerf = false, 384806cf375SYinan Xu )), 385806cf375SYinan Xu ) 386806cf375SYinan Xu } 387806cf375SYinan Xu}) 388806cf375SYinan Xu 3891f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 3901f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 3919672f0b7Swakafa new WithNKBL2(256, inclusive = true) ++ 3921f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 3931f0e2dc7SJiawei Lin new MinimalConfig(n) 3941f0e2dc7SJiawei Lin) 3951f0e2dc7SJiawei Lin 396496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 3971f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 3989672f0b7Swakafa ++ new WithNKBL2(512, inclusive = true) 3991f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 4001f0e2dc7SJiawei Lin ++ new BaseConfig(n) 401a1ea7f76SJiawei Lin) 402d5be5d19SJiawei Lin 403806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 404806cf375SYinan Xu new WithFuzzer 405806cf375SYinan Xu ++ new DefaultConfig(1) 406806cf375SYinan Xu) 407806cf375SYinan Xu 408496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 4097735eaccSwakafa new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16) 4109672f0b7Swakafa ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 41168838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 412d5be5d19SJiawei Lin ++ new BaseConfig(n) 413d5be5d19SJiawei Lin) 4144b40434cSzhanglinjuan 4154b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => { 4164b40434cSzhanglinjuan case EnableCHI => true 4174b40434cSzhanglinjuan}) 4184b40434cSzhanglinjuan 4194b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config( 4204b40434cSzhanglinjuan new WithCHI 4214b40434cSzhanglinjuan ++ new Config((site, here, up) => { 4224b40434cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 4234b40434cSzhanglinjuan }) 4244b40434cSzhanglinjuan ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false) 42568838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 426182b7eceSzhanglinjuan ++ new DefaultConfig(n) 4274b40434cSzhanglinjuan) 428720dd621STang Haojin 429*4e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config( 430*4e7f257cSzhanglinjuan new WithCHI 431*4e7f257cSzhanglinjuan ++ new Config((site, here, up) => { 432*4e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 433*4e7f257cSzhanglinjuan }) 434*4e7f257cSzhanglinjuan ++ new WithNKBL2(128, inclusive = true, banks = 1, tp = false) 435*4e7f257cSzhanglinjuan ++ new WithNKBL1D(32, ways = 4) 436*4e7f257cSzhanglinjuan ++ new MinimalConfig(n) 437*4e7f257cSzhanglinjuan) 438*4e7f257cSzhanglinjuan 439720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config( 440720dd621STang Haojin (new KunminghuV2Config(n)).alter((site, here, up) => { 441720dd621STang Haojin case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 442720dd621STang Haojin }) 443720dd621STang Haojin) 44429ada0eaSYuan-HT 445*4e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config( 446*4e7f257cSzhanglinjuan (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => { 447*4e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 448*4e7f257cSzhanglinjuan }) 449*4e7f257cSzhanglinjuan) 450*4e7f257cSzhanglinjuan 45129ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config( 45229ada0eaSYuan-HT (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6) 45329ada0eaSYuan-HT ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 45468838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 45529ada0eaSYuan-HT ++ new BaseConfig(n)).alter((site, here, up) => { 45629ada0eaSYuan-HT case DebugOptionsKey => up(DebugOptionsKey).copy( 45729ada0eaSYuan-HT AlwaysBasicDiff = false, 45829ada0eaSYuan-HT AlwaysBasicDB = false 45929ada0eaSYuan-HT ) 46029ada0eaSYuan-HT case SoCParamsKey => up(SoCParamsKey).copy( 46129ada0eaSYuan-HT L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 46229ada0eaSYuan-HT sramClkDivBy2 = false, 46329ada0eaSYuan-HT )), 46429ada0eaSYuan-HT ) 46529ada0eaSYuan-HT }) 46629ada0eaSYuan-HT) 467