1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 2345c767e3SLinJiaweiimport system._ 2445c767e3SLinJiaweiimport chipsalliance.rocketchip.config._ 2545c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 261d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 27d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 28d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits 2945c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 303a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters 311f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 32a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 33a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 341f0e2dc7SJiawei Linimport huancun._ 3545c767e3SLinJiawei 361f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 3745c767e3SLinJiawei case XLen => 64 3845c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 3934ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4098c71602SJiawei Lin case PMParameKey => PMParameters() 4134ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 42d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 43d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 44d4aca96cSlqre case JtagDTMKey => JtagDTMKey 45d4aca96cSlqre case MaxHartIdBits => 2 46f1c56d6cSLi Qianruo case EnableJtag => true.B 4745c767e3SLinJiawei}) 4845c767e3SLinJiawei 4905f23f57SWilliam Wang// Synthesizable minimal XiangShan 5005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5105f23f57SWilliam Wang// * L1 cache included 5205f23f57SWilliam Wang// * L2 cache NOT included 5305f23f57SWilliam Wang// * L3 cache included 5445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 551f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 5634ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 5734ab1ae9SJiawei Lin _.copy( 5805f23f57SWilliam Wang DecodeWidth = 2, 5905f23f57SWilliam Wang RenameWidth = 2, 60ccfddc82SHaojin Tang CommitWidth = 2, 6105f23f57SWilliam Wang FetchWidth = 4, 6245c767e3SLinJiawei IssQueSize = 8, 63*4bc8d977SZhangZifei NRPhyRegs = 96, 64*4bc8d977SZhangZifei IntPhyRegs = 96, 65*4bc8d977SZhangZifei VfPhyRegs = 96, 6645c767e3SLinJiawei LoadQueueSize = 16, 670a992150SWilliam Wang LoadQueueNWriteBanks = 4, 683a6496e9SYinan Xu StoreQueueSize = 12, 690a992150SWilliam Wang StoreQueueNWriteBanks = 4, 709aca92b9SYinan Xu RobSize = 32, 713a6496e9SYinan Xu FtqSize = 8, 7245c767e3SLinJiawei IBufSize = 16, 7305f23f57SWilliam Wang StoreBufferSize = 4, 7405f23f57SWilliam Wang StoreBufferThreshold = 3, 7545c767e3SLinJiawei dpParams = DispatchParameters( 763a6496e9SYinan Xu IntDqSize = 12, 773a6496e9SYinan Xu FpDqSize = 12, 783a6496e9SYinan Xu LsDqSize = 12, 7945c767e3SLinJiawei IntDqDeqWidth = 4, 8045c767e3SLinJiawei FpDqDeqWidth = 4, 8145c767e3SLinJiawei LsDqDeqWidth = 4 8245c767e3SLinJiawei ), 833a6496e9SYinan Xu exuParameters = ExuParameters( 843a6496e9SYinan Xu JmpCnt = 1, 853a6496e9SYinan Xu AluCnt = 2, 863a6496e9SYinan Xu MulCnt = 0, 873a6496e9SYinan Xu MduCnt = 1, 883a6496e9SYinan Xu FmacCnt = 1, 893a6496e9SYinan Xu FmiscCnt = 1, 903a6496e9SYinan Xu FmiscDivSqrtCnt = 0, 913a6496e9SYinan Xu LduCnt = 2, 923a6496e9SYinan Xu StuCnt = 2 933a6496e9SYinan Xu ), 9405f23f57SWilliam Wang icacheParameters = ICacheParameters( 953a6496e9SYinan Xu nSets = 64, // 16KB ICache 9605f23f57SWilliam Wang tagECC = Some("parity"), 9705f23f57SWilliam Wang dataECC = Some("parity"), 9805f23f57SWilliam Wang replacer = Some("setplru"), 991d8f4dcbSJay nMissEntries = 2, 10000240ba6SJay nReleaseEntries = 1, 1017052722fSJay nProbeEntries = 2, 102a108d429SJay nPrefetchEntries = 2, 1037052722fSJay hasPrefetch = false 10405f23f57SWilliam Wang ), 1054f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1064f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1073a6496e9SYinan Xu nWays = 8, 10805f23f57SWilliam Wang tagECC = Some("secded"), 10905f23f57SWilliam Wang dataECC = Some("secded"), 11005f23f57SWilliam Wang replacer = Some("setplru"), 11105f23f57SWilliam Wang nMissEntries = 4, 11205f23f57SWilliam Wang nProbeEntries = 4, 113ad3ba452Szhanglinjuan nReleaseEntries = 8, 1144f94c0c6SJiawei Lin )), 11545c767e3SLinJiawei EnableBPD = false, // disable TAGE 11645c767e3SLinJiawei EnableLoop = false, 117a0301c0dSLemover itlbParameters = TLBParameters( 118a0301c0dSLemover name = "itlb", 119a0301c0dSLemover fetchi = true, 120a0301c0dSLemover useDmode = false, 121a0301c0dSLemover normalReplacer = Some("plru"), 122a0301c0dSLemover superReplacer = Some("plru"), 123a0301c0dSLemover normalNWays = 4, 124a0301c0dSLemover normalNSets = 1, 125f1fe8698SLemover superNWays = 2 126a0301c0dSLemover ), 127a0301c0dSLemover ldtlbParameters = TLBParameters( 128a0301c0dSLemover name = "ldtlb", 12903efd994Shappy-lx normalNSets = 16, // when da or sa 130a0301c0dSLemover normalNWays = 1, // when fa or sa 131a0301c0dSLemover normalAssociative = "sa", 132a0301c0dSLemover normalReplacer = Some("setplru"), 133a0301c0dSLemover superNWays = 4, 134a0301c0dSLemover normalAsVictim = true, 1355b7ef044SLemover partialStaticPMP = true, 136f1fe8698SLemover outsideRecvFlush = true, 13753b8f1a7SLemover outReplace = false 138a0301c0dSLemover ), 139a0301c0dSLemover sttlbParameters = TLBParameters( 140a0301c0dSLemover name = "sttlb", 14103efd994Shappy-lx normalNSets = 16, // when da or sa 142a0301c0dSLemover normalNWays = 1, // when fa or sa 143a0301c0dSLemover normalAssociative = "sa", 144a0301c0dSLemover normalReplacer = Some("setplru"), 145a0301c0dSLemover normalAsVictim = true, 146a0301c0dSLemover superNWays = 4, 1475b7ef044SLemover partialStaticPMP = true, 148f1fe8698SLemover outsideRecvFlush = true, 14953b8f1a7SLemover outReplace = false 150a0301c0dSLemover ), 151a0301c0dSLemover btlbParameters = TLBParameters( 152a0301c0dSLemover name = "btlb", 153a0301c0dSLemover normalNSets = 1, 154a0301c0dSLemover normalNWays = 8, 155a0301c0dSLemover superNWays = 2 156a0301c0dSLemover ), 1575854c1edSLemover l2tlbParameters = L2TLBParameters( 1585854c1edSLemover l1Size = 4, 1595854c1edSLemover l2nSets = 4, 1605854c1edSLemover l2nWays = 4, 1615854c1edSLemover l3nSets = 4, 1625854c1edSLemover l3nWays = 8, 1635854c1edSLemover spSize = 2, 1645854c1edSLemover ), 1654f94c0c6SJiawei Lin L2CacheParamsOpt = None // remove L2 Cache 16634ab1ae9SJiawei Lin ) 16734ab1ae9SJiawei Lin ) 16892a50c73Swakafa case SoCParamsKey => 16992a50c73Swakafa val tiles = site(XSTileKey) 17092a50c73Swakafa up(SoCParamsKey).copy( 1714f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 1725f79ba13Swakafa sets = 1024, 17392a50c73Swakafa inclusive = false, 17492a50c73Swakafa clientCaches = tiles.map{ p => 17592a50c73Swakafa CacheParameters( 17692a50c73Swakafa "dcache", 17792a50c73Swakafa sets = 2 * p.dcacheParametersOpt.get.nSets, 17892a50c73Swakafa ways = p.dcacheParametersOpt.get.nWays + 2, 17992a50c73Swakafa blockGranularity = log2Ceil(2 * p.dcacheParametersOpt.get.nSets), 18092a50c73Swakafa aliasBitsOpt = None 18192a50c73Swakafa ) 18292a50c73Swakafa }, 18392a50c73Swakafa simulation = !site(DebugOptionsKey).FPGAPlatform 1844f94c0c6SJiawei Lin )), 185a1ea7f76SJiawei Lin L3NBanks = 1 18605f23f57SWilliam Wang ) 18705f23f57SWilliam Wang }) 18805f23f57SWilliam Wang) 18905f23f57SWilliam Wang 19005f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 19105f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 19205f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 19334ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 1944f94c0c6SJiawei Lin dcacheParametersOpt = None, 1954f94c0c6SJiawei Lin softPTW = true 19634ab1ae9SJiawei Lin )) 19734ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 1984f94c0c6SJiawei Lin L3CacheParamsOpt = None 19945c767e3SLinJiawei ) 20045c767e3SLinJiawei }) 20145c767e3SLinJiawei) 20288825c5cSYinan Xu 2031f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 20434ab1ae9SJiawei Lin case XSTileKey => 2051f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 20634ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2074f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2081f0e2dc7SJiawei Lin nSets = sets, 2094f94c0c6SJiawei Lin nWays = ways, 2104f94c0c6SJiawei Lin tagECC = Some("secded"), 2114f94c0c6SJiawei Lin dataECC = Some("secded"), 2124f94c0c6SJiawei Lin replacer = Some("setplru"), 2134f94c0c6SJiawei Lin nMissEntries = 16, 214300ded30SWilliam Wang nProbeEntries = 8, 215300ded30SWilliam Wang nReleaseEntries = 18 2164f94c0c6SJiawei Lin )) 21734ab1ae9SJiawei Lin )) 2184f94c0c6SJiawei Lin}) 2191f0e2dc7SJiawei Lin 220d5be5d19SJiawei Linclass WithNKBL2 221d5be5d19SJiawei Lin( 222d5be5d19SJiawei Lin n: Int, 223d5be5d19SJiawei Lin ways: Int = 8, 224d5be5d19SJiawei Lin inclusive: Boolean = true, 225d5be5d19SJiawei Lin banks: Int = 1, 226d5be5d19SJiawei Lin alwaysReleaseData: Boolean = false 227d5be5d19SJiawei Lin) extends Config((site, here, up) => { 22834ab1ae9SJiawei Lin case XSTileKey => 22934ab1ae9SJiawei Lin val upParams = up(XSTileKey) 230d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 23134ab1ae9SJiawei Lin upParams.map(p => p.copy( 2324f94c0c6SJiawei Lin L2CacheParamsOpt = Some(HCCacheParameters( 233a1ea7f76SJiawei Lin name = "L2", 234a1ea7f76SJiawei Lin level = 2, 235a1ea7f76SJiawei Lin ways = ways, 236a1ea7f76SJiawei Lin sets = l2sets, 237a1ea7f76SJiawei Lin inclusive = inclusive, 2381f0e2dc7SJiawei Lin alwaysReleaseData = alwaysReleaseData, 2391f0e2dc7SJiawei Lin clientCaches = Seq(CacheParameters( 2401f0e2dc7SJiawei Lin "dcache", 241459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2424f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 2438a167be7SHaojin Tang blockGranularity = log2Ceil(2 * p.dcacheParametersOpt.get.nSets / banks), 2444f94c0c6SJiawei Lin aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt 2451f0e2dc7SJiawei Lin )), 2461f0e2dc7SJiawei Lin reqField = Seq(PreferCacheField()), 2471f0e2dc7SJiawei Lin echoField = Seq(DirtyField()), 2481f0e2dc7SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()), 249459ad1b2SJiawei Lin enablePerf = true, 2500fbed464SJiawei Lin sramDepthDiv = 2, 251459ad1b2SJiawei Lin tagECC = Some("secded"), 25225cb35b6SJiawei Lin dataECC = Some("secded"), 25325cb35b6SJiawei Lin simulation = !site(DebugOptionsKey).FPGAPlatform 25434ab1ae9SJiawei Lin )), 25534ab1ae9SJiawei Lin L2NBanks = banks 256d5be5d19SJiawei Lin )) 257a1ea7f76SJiawei Lin}) 258a1ea7f76SJiawei Lin 259a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 260a1ea7f76SJiawei Lin case SoCParamsKey => 261a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 26234ab1ae9SJiawei Lin val tiles = site(XSTileKey) 263459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 264459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 265459ad1b2SJiawei Lin }.sum 26634ab1ae9SJiawei Lin up(SoCParamsKey).copy( 267a1ea7f76SJiawei Lin L3NBanks = banks, 2684f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 269a1ea7f76SJiawei Lin name = "L3", 270a1ea7f76SJiawei Lin level = 3, 271a1ea7f76SJiawei Lin ways = ways, 272a1ea7f76SJiawei Lin sets = sets, 273a1ea7f76SJiawei Lin inclusive = inclusive, 27434ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2754f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 276459ad1b2SJiawei Lin l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 2771f0e2dc7SJiawei Lin }, 27834ab1ae9SJiawei Lin enablePerf = true, 27934ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 28034ab1ae9SJiawei Lin address = 0x39000000, 28134ab1ae9SJiawei Lin numCores = tiles.size 28259239bc9SJiawei Lin )), 283459ad1b2SJiawei Lin sramClkDivBy2 = true, 2840fbed464SJiawei Lin sramDepthDiv = 4, 285459ad1b2SJiawei Lin tagECC = Some("secded"), 28625cb35b6SJiawei Lin dataECC = Some("secded"), 28725cb35b6SJiawei Lin simulation = !site(DebugOptionsKey).FPGAPlatform 2884f94c0c6SJiawei Lin )) 289a1ea7f76SJiawei Lin ) 290a1ea7f76SJiawei Lin}) 291a1ea7f76SJiawei Lin 292a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 293a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 294a1ea7f76SJiawei Lin) 295a1ea7f76SJiawei Lin 296a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 297a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 298a1ea7f76SJiawei Lin) 299a1ea7f76SJiawei Lin 300a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3011f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 302a1ea7f76SJiawei Lin) 303a1ea7f76SJiawei Lin 3041f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 3051f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 3061f0e2dc7SJiawei Lin new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++ 3071f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 3081f0e2dc7SJiawei Lin new MinimalConfig(n) 3091f0e2dc7SJiawei Lin) 3101f0e2dc7SJiawei Lin 311496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 3121f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 3131f0e2dc7SJiawei Lin ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true) 3141f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 3151f0e2dc7SJiawei Lin ++ new BaseConfig(n) 316a1ea7f76SJiawei Lin) 317d5be5d19SJiawei Lin 318496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 3190fbed464SJiawei Lin new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6) 32059239bc9SJiawei Lin ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4, alwaysReleaseData = true) 321d5be5d19SJiawei Lin ++ new WithNKBL1D(128) 322d5be5d19SJiawei Lin ++ new BaseConfig(n) 323d5be5d19SJiawei Lin) 324