1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 233c02ee8fSwakafaimport utility._ 2445c767e3SLinJiaweiimport system._ 258891a219SYinan Xuimport org.chipsalliance.cde.config._ 2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 28d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen} 303b739f49SXuan Huimport system._ 313b739f49SXuan Huimport utility._ 323b739f49SXuan Huimport utils._ 333b739f49SXuan Huimport huancun._ 343b739f49SXuan Huimport xiangshan._ 3545c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 36730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 371f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 38a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 39a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 401f0e2dc7SJiawei Linimport huancun._ 4115ee59e4Swakafaimport coupledL2._ 423b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 4345c767e3SLinJiawei 441f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 4545c767e3SLinJiawei case XLen => 64 4645c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4734ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4898c71602SJiawei Lin case PMParameKey => PMParameters() 4934ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 50d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 51d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 52d4aca96cSlqre case JtagDTMKey => JtagDTMKey 53b628978eSTang Haojin case MaxHartIdBits => log2Up(n) max 6 54f1c56d6cSLi Qianruo case EnableJtag => true.B 5545c767e3SLinJiawei}) 5645c767e3SLinJiawei 5705f23f57SWilliam Wang// Synthesizable minimal XiangShan 5805f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5905f23f57SWilliam Wang// * L1 cache included 6005f23f57SWilliam Wang// * L2 cache NOT included 6105f23f57SWilliam Wang// * L3 cache included 6245c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 631f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6434ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 65d2945707SHuijin Li p => p.copy( 66586d5e3dSxiaofeibao-xjtu DecodeWidth = 6, 67586d5e3dSxiaofeibao-xjtu RenameWidth = 6, 68780712aaSxiaofeibao-xjtu RobCommitWidth = 8, 6905f23f57SWilliam Wang FetchWidth = 4, 70531c40faSsinceforYy VirtualLoadQueueSize = 24, 71e4f69d78Ssfencevma LoadQueueRARSize = 16, 72e4f69d78Ssfencevma LoadQueueRAWSize = 12, 73531c40faSsinceforYy LoadQueueReplaySize = 24, 74e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 75e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 76e4f69d78Ssfencevma RollbackGroupSize = 8, 774b04d871Sweiding liu StoreQueueSize = 20, 78e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 79e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 8046186129SZiyue Zhang RobSize = 48, 8120a5248fSzhanglinjuan RabSize = 96, 823a6496e9SYinan Xu FtqSize = 8, 83586d5e3dSxiaofeibao-xjtu IBufSize = 24, 84586d5e3dSxiaofeibao-xjtu IBufNBank = 6, 8505f23f57SWilliam Wang StoreBufferSize = 4, 8605f23f57SWilliam Wang StoreBufferThreshold = 3, 87c3f2c6faSXuan Hu IssueQueueSize = 8, 8828607074Ssinsanction IssueQueueCompEntrySize = 4, 8945c767e3SLinJiawei dpParams = DispatchParameters( 903a6496e9SYinan Xu IntDqSize = 12, 913a6496e9SYinan Xu FpDqSize = 12, 923a6496e9SYinan Xu LsDqSize = 12, 93ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 9460f0c5aeSxiaofeibao FpDqDeqWidth = 6, 9560f0c5aeSxiaofeibao VecDqDeqWidth = 6, 96ecfc6f16SXuan Hu LsDqDeqWidth = 6 9745c767e3SLinJiawei ), 983b739f49SXuan Hu intPreg = IntPregParams( 9939c59369SXuan Hu numEntries = 64, 100e66fe2b1SZifei Zhang numRead = None, 101e66fe2b1SZifei Zhang numWrite = None, 1023b739f49SXuan Hu ), 1033b739f49SXuan Hu vfPreg = VfPregParams( 104e25c13faSXuan Hu numEntries = 160, 1057fd388cbSxiaofeibao numRead = None, 106e66fe2b1SZifei Zhang numWrite = None, 1073a6496e9SYinan Xu ), 10805f23f57SWilliam Wang icacheParameters = ICacheParameters( 1093a6496e9SYinan Xu nSets = 64, // 16KB ICache 11005f23f57SWilliam Wang tagECC = Some("parity"), 11105f23f57SWilliam Wang dataECC = Some("parity"), 11205f23f57SWilliam Wang replacer = Some("setplru"), 1131d8f4dcbSJay nMissEntries = 2, 11400240ba6SJay nReleaseEntries = 1, 1157052722fSJay nProbeEntries = 2, 11658c354d0Sssszwic // fdip 11758c354d0Sssszwic enableICachePrefetch = true, 11858c354d0Sssszwic prefetchToL1 = false, 11905f23f57SWilliam Wang ), 1204f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1214f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1223a6496e9SYinan Xu nWays = 8, 12305f23f57SWilliam Wang tagECC = Some("secded"), 12405f23f57SWilliam Wang dataECC = Some("secded"), 12505f23f57SWilliam Wang replacer = Some("setplru"), 12605f23f57SWilliam Wang nMissEntries = 4, 12705f23f57SWilliam Wang nProbeEntries = 4, 128ad3ba452Szhanglinjuan nReleaseEntries = 8, 1290d32f713Shappy-lx nMaxPrefetchEntry = 2, 1304f94c0c6SJiawei Lin )), 13145c767e3SLinJiawei EnableBPD = false, // disable TAGE 13245c767e3SLinJiawei EnableLoop = false, 133a0301c0dSLemover itlbParameters = TLBParameters( 134a0301c0dSLemover name = "itlb", 135a0301c0dSLemover fetchi = true, 136a0301c0dSLemover useDmode = false, 137f9ac118cSHaoyuan Feng NWays = 4, 138a0301c0dSLemover ), 139a0301c0dSLemover ldtlbParameters = TLBParameters( 140a0301c0dSLemover name = "ldtlb", 141f9ac118cSHaoyuan Feng NWays = 4, 1425b7ef044SLemover partialStaticPMP = true, 143f1fe8698SLemover outsideRecvFlush = true, 14453b8f1a7SLemover outReplace = false 145a0301c0dSLemover ), 146a0301c0dSLemover sttlbParameters = TLBParameters( 147a0301c0dSLemover name = "sttlb", 148f9ac118cSHaoyuan Feng NWays = 4, 1495b7ef044SLemover partialStaticPMP = true, 150f1fe8698SLemover outsideRecvFlush = true, 15153b8f1a7SLemover outReplace = false 152a0301c0dSLemover ), 1538f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1548f1fa9b1Ssfencevma name = "hytlb", 1558f1fa9b1Ssfencevma NWays = 4, 1568f1fa9b1Ssfencevma partialStaticPMP = true, 1578f1fa9b1Ssfencevma outsideRecvFlush = true, 1588f1fa9b1Ssfencevma outReplace = false 1598f1fa9b1Ssfencevma ), 16063632028SHaoyuan Feng pftlbParameters = TLBParameters( 16163632028SHaoyuan Feng name = "pftlb", 162f9ac118cSHaoyuan Feng NWays = 4, 16363632028SHaoyuan Feng partialStaticPMP = true, 16463632028SHaoyuan Feng outsideRecvFlush = true, 16563632028SHaoyuan Feng outReplace = false 16663632028SHaoyuan Feng ), 167a0301c0dSLemover btlbParameters = TLBParameters( 168a0301c0dSLemover name = "btlb", 169f9ac118cSHaoyuan Feng NWays = 4, 170a0301c0dSLemover ), 1715854c1edSLemover l2tlbParameters = L2TLBParameters( 1725854c1edSLemover l1Size = 4, 1735854c1edSLemover l2nSets = 4, 1745854c1edSLemover l2nWays = 4, 1755854c1edSLemover l3nSets = 4, 1765854c1edSLemover l3nWays = 8, 1775854c1edSLemover spSize = 2, 1785854c1edSLemover ), 17915ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 18015ee59e4Swakafa name = "L2", 18115ee59e4Swakafa ways = 8, 18215ee59e4Swakafa sets = 128, 18315ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 184d2945707SHuijin Li prefetch = None, 185d2945707SHuijin Li clientCaches = Seq(L1Param( 186d2945707SHuijin Li "dcache", 187d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 18815ee59e4Swakafa )), 189*4b40434cSzhanglinjuan )), 19015ee59e4Swakafa L2NBanks = 2, 1914722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 19234ab1ae9SJiawei Lin ) 19334ab1ae9SJiawei Lin ) 19492a50c73Swakafa case SoCParamsKey => 19592a50c73Swakafa val tiles = site(XSTileKey) 19692a50c73Swakafa up(SoCParamsKey).copy( 1974f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 1985f79ba13Swakafa sets = 1024, 19992a50c73Swakafa inclusive = false, 20015ee59e4Swakafa clientCaches = tiles.map{ core => 20115ee59e4Swakafa val clientDirBytes = tiles.map{ t => 20215ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 20315ee59e4Swakafa }.sum 20415ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 20515ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 20692a50c73Swakafa }, 2070d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2080d32f713Shappy-lx prefetch = None 2094f94c0c6SJiawei Lin )), 210a1ea7f76SJiawei Lin L3NBanks = 1 21105f23f57SWilliam Wang ) 21205f23f57SWilliam Wang }) 21305f23f57SWilliam Wang) 21405f23f57SWilliam Wang 21505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 21605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 21705f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 21834ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2194f94c0c6SJiawei Lin dcacheParametersOpt = None, 2204f94c0c6SJiawei Lin softPTW = true 22134ab1ae9SJiawei Lin )) 22234ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2234f94c0c6SJiawei Lin L3CacheParamsOpt = None 22445c767e3SLinJiawei ) 22545c767e3SLinJiawei }) 22645c767e3SLinJiawei) 22788825c5cSYinan Xu 2281f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 22934ab1ae9SJiawei Lin case XSTileKey => 2301f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 23134ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2324f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2331f0e2dc7SJiawei Lin nSets = sets, 2344f94c0c6SJiawei Lin nWays = ways, 2354f94c0c6SJiawei Lin tagECC = Some("secded"), 2364f94c0c6SJiawei Lin dataECC = Some("secded"), 2374f94c0c6SJiawei Lin replacer = Some("setplru"), 2384f94c0c6SJiawei Lin nMissEntries = 16, 239300ded30SWilliam Wang nProbeEntries = 8, 2400d32f713Shappy-lx nReleaseEntries = 18, 2410d32f713Shappy-lx nMaxPrefetchEntry = 6, 2424f94c0c6SJiawei Lin )) 24334ab1ae9SJiawei Lin )) 2444f94c0c6SJiawei Lin}) 2451f0e2dc7SJiawei Lin 246d5be5d19SJiawei Linclass WithNKBL2 247d5be5d19SJiawei Lin( 248d5be5d19SJiawei Lin n: Int, 249d5be5d19SJiawei Lin ways: Int = 8, 250d5be5d19SJiawei Lin inclusive: Boolean = true, 251*4b40434cSzhanglinjuan banks: Int = 1, 252*4b40434cSzhanglinjuan tp: Boolean = true 253d5be5d19SJiawei Lin) extends Config((site, here, up) => { 25434ab1ae9SJiawei Lin case XSTileKey => 2559672f0b7Swakafa require(inclusive, "L2 must be inclusive") 25634ab1ae9SJiawei Lin val upParams = up(XSTileKey) 257d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 25834ab1ae9SJiawei Lin upParams.map(p => p.copy( 25915ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 260a1ea7f76SJiawei Lin name = "L2", 261a1ea7f76SJiawei Lin ways = ways, 262a1ea7f76SJiawei Lin sets = l2sets, 26315ee59e4Swakafa clientCaches = Seq(L1Param( 2641f0e2dc7SJiawei Lin "dcache", 265459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2664f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 267ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 268d2945707SHuijin Li vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes)), 269d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 2701f0e2dc7SJiawei Lin )), 271d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 27215ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 273*4b40434cSzhanglinjuan prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams(tp = tp)), 274363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 275b280e436STang Haojin enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 276b280e436STang Haojin enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 2774e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 27834ab1ae9SJiawei Lin )), 27934ab1ae9SJiawei Lin L2NBanks = banks 280d5be5d19SJiawei Lin )) 281a1ea7f76SJiawei Lin}) 282a1ea7f76SJiawei Lin 283a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 284a1ea7f76SJiawei Lin case SoCParamsKey => 285a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 28634ab1ae9SJiawei Lin val tiles = site(XSTileKey) 287459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 288459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 289459ad1b2SJiawei Lin }.sum 29034ab1ae9SJiawei Lin up(SoCParamsKey).copy( 291a1ea7f76SJiawei Lin L3NBanks = banks, 2924f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 293a1ea7f76SJiawei Lin name = "L3", 294a1ea7f76SJiawei Lin level = 3, 295a1ea7f76SJiawei Lin ways = ways, 296a1ea7f76SJiawei Lin sets = sets, 297a1ea7f76SJiawei Lin inclusive = inclusive, 29834ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2994f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 3000d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3011f0e2dc7SJiawei Lin }, 302363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 30334ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 30434ab1ae9SJiawei Lin address = 0x39000000, 30534ab1ae9SJiawei Lin numCores = tiles.size 30659239bc9SJiawei Lin )), 307d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 308459ad1b2SJiawei Lin sramClkDivBy2 = true, 3090fbed464SJiawei Lin sramDepthDiv = 4, 310459ad1b2SJiawei Lin tagECC = Some("secded"), 31125cb35b6SJiawei Lin dataECC = Some("secded"), 3120d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3139672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3149672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3154f94c0c6SJiawei Lin )) 316a1ea7f76SJiawei Lin ) 317a1ea7f76SJiawei Lin}) 318a1ea7f76SJiawei Lin 319a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 320a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 321a1ea7f76SJiawei Lin) 322a1ea7f76SJiawei Lin 323a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 324a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 325a1ea7f76SJiawei Lin) 326a1ea7f76SJiawei Lin 327a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3281f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 329a1ea7f76SJiawei Lin) 330a1ea7f76SJiawei Lin 331806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 332806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 333806cf375SYinan Xu EnablePerfDebug = false, 334806cf375SYinan Xu ) 335806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 336806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 337806cf375SYinan Xu enablePerf = false, 338806cf375SYinan Xu )), 339806cf375SYinan Xu ) 340806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 341806cf375SYinan Xu p.copy( 342806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 343806cf375SYinan Xu enablePerf = false, 344806cf375SYinan Xu )), 345806cf375SYinan Xu ) 346806cf375SYinan Xu } 347806cf375SYinan Xu}) 348806cf375SYinan Xu 3491f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 3501f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 3519672f0b7Swakafa new WithNKBL2(256, inclusive = true) ++ 3521f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 3531f0e2dc7SJiawei Lin new MinimalConfig(n) 3541f0e2dc7SJiawei Lin) 3551f0e2dc7SJiawei Lin 356496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 3571f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 3589672f0b7Swakafa ++ new WithNKBL2(512, inclusive = true) 3591f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 3601f0e2dc7SJiawei Lin ++ new BaseConfig(n) 361a1ea7f76SJiawei Lin) 362d5be5d19SJiawei Lin 363806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 364806cf375SYinan Xu new WithFuzzer 365806cf375SYinan Xu ++ new DefaultConfig(1) 366806cf375SYinan Xu) 367806cf375SYinan Xu 368496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 3697735eaccSwakafa new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16) 3709672f0b7Swakafa ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 37120e09ab1Shappy-lx ++ new WithNKBL1D(64, ways = 8) 372d5be5d19SJiawei Lin ++ new BaseConfig(n) 373d5be5d19SJiawei Lin) 374*4b40434cSzhanglinjuan 375*4b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => { 376*4b40434cSzhanglinjuan case EnableCHI => true 377*4b40434cSzhanglinjuan}) 378*4b40434cSzhanglinjuan 379*4b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config( 380*4b40434cSzhanglinjuan new WithCHI 381*4b40434cSzhanglinjuan ++ new Config((site, here, up) => { 382*4b40434cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 383*4b40434cSzhanglinjuan }) 384*4b40434cSzhanglinjuan ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false) 385*4b40434cSzhanglinjuan ++ new WithNKBL1D(64, ways = 8) 386*4b40434cSzhanglinjuan ++ new BaseConfig(n) 387*4b40434cSzhanglinjuan)