1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 233c02ee8fSwakafaimport utility._ 2445c767e3SLinJiaweiimport system._ 258891a219SYinan Xuimport org.chipsalliance.cde.config._ 2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 28d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen} 303b739f49SXuan Huimport system._ 313b739f49SXuan Huimport utility._ 323b739f49SXuan Huimport utils._ 333b739f49SXuan Huimport huancun._ 343b739f49SXuan Huimport xiangshan._ 3545c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 36730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 371f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 38a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 39a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 401f0e2dc7SJiawei Linimport huancun._ 4115ee59e4Swakafaimport coupledL2._ 423b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 4345c767e3SLinJiawei 441f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 4545c767e3SLinJiawei case XLen => 64 4645c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4734ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4898c71602SJiawei Lin case PMParameKey => PMParameters() 4934ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 50d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 51d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 52d4aca96cSlqre case JtagDTMKey => JtagDTMKey 53d4aca96cSlqre case MaxHartIdBits => 2 54f1c56d6cSLi Qianruo case EnableJtag => true.B 5545c767e3SLinJiawei}) 5645c767e3SLinJiawei 5705f23f57SWilliam Wang// Synthesizable minimal XiangShan 5805f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5905f23f57SWilliam Wang// * L1 cache included 6005f23f57SWilliam Wang// * L2 cache NOT included 6105f23f57SWilliam Wang// * L3 cache included 6245c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 631f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6434ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 6534ab1ae9SJiawei Lin _.copy( 6605f23f57SWilliam Wang DecodeWidth = 2, 6705f23f57SWilliam Wang RenameWidth = 2, 68ccfddc82SHaojin Tang CommitWidth = 2, 6905f23f57SWilliam Wang FetchWidth = 4, 70531c40faSsinceforYy VirtualLoadQueueSize = 24, 71e4f69d78Ssfencevma LoadQueueRARSize = 16, 72e4f69d78Ssfencevma LoadQueueRAWSize = 12, 73531c40faSsinceforYy LoadQueueReplaySize = 24, 74e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 75e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 76e4f69d78Ssfencevma RollbackGroupSize = 8, 77*4b04d871Sweiding liu StoreQueueSize = 20, 78e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 79e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 8046186129SZiyue Zhang RobSize = 48, 8120a5248fSzhanglinjuan RabSize = 96, 823a6496e9SYinan Xu FtqSize = 8, 8345c767e3SLinJiawei IBufSize = 16, 8444c9c1deSEaston Man IBufNBank = 2, 8505f23f57SWilliam Wang StoreBufferSize = 4, 8605f23f57SWilliam Wang StoreBufferThreshold = 3, 87c3f2c6faSXuan Hu IssueQueueSize = 8, 8828607074Ssinsanction IssueQueueCompEntrySize = 4, 8945c767e3SLinJiawei dpParams = DispatchParameters( 903a6496e9SYinan Xu IntDqSize = 12, 913a6496e9SYinan Xu FpDqSize = 12, 923a6496e9SYinan Xu LsDqSize = 12, 93ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 9445c767e3SLinJiawei FpDqDeqWidth = 4, 95ecfc6f16SXuan Hu LsDqDeqWidth = 6 9645c767e3SLinJiawei ), 973b739f49SXuan Hu intPreg = IntPregParams( 9839c59369SXuan Hu numEntries = 64, 99e66fe2b1SZifei Zhang numRead = None, 100e66fe2b1SZifei Zhang numWrite = None, 1013b739f49SXuan Hu ), 1023b739f49SXuan Hu vfPreg = VfPregParams( 103e25c13faSXuan Hu numEntries = 160, 10420a5248fSzhanglinjuan numRead = Some(14), 105e66fe2b1SZifei Zhang numWrite = None, 1063a6496e9SYinan Xu ), 10705f23f57SWilliam Wang icacheParameters = ICacheParameters( 1083a6496e9SYinan Xu nSets = 64, // 16KB ICache 10905f23f57SWilliam Wang tagECC = Some("parity"), 11005f23f57SWilliam Wang dataECC = Some("parity"), 11105f23f57SWilliam Wang replacer = Some("setplru"), 1121d8f4dcbSJay nMissEntries = 2, 11300240ba6SJay nReleaseEntries = 1, 1147052722fSJay nProbeEntries = 2, 11558c354d0Sssszwic // fdip 11658c354d0Sssszwic enableICachePrefetch = true, 11758c354d0Sssszwic prefetchToL1 = false, 11805f23f57SWilliam Wang ), 1194f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1204f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1213a6496e9SYinan Xu nWays = 8, 12205f23f57SWilliam Wang tagECC = Some("secded"), 12305f23f57SWilliam Wang dataECC = Some("secded"), 12405f23f57SWilliam Wang replacer = Some("setplru"), 12505f23f57SWilliam Wang nMissEntries = 4, 12605f23f57SWilliam Wang nProbeEntries = 4, 127ad3ba452Szhanglinjuan nReleaseEntries = 8, 1280d32f713Shappy-lx nMaxPrefetchEntry = 2, 1294f94c0c6SJiawei Lin )), 13045c767e3SLinJiawei EnableBPD = false, // disable TAGE 13145c767e3SLinJiawei EnableLoop = false, 132a0301c0dSLemover itlbParameters = TLBParameters( 133a0301c0dSLemover name = "itlb", 134a0301c0dSLemover fetchi = true, 135a0301c0dSLemover useDmode = false, 136f9ac118cSHaoyuan Feng NWays = 4, 137a0301c0dSLemover ), 138a0301c0dSLemover ldtlbParameters = TLBParameters( 139a0301c0dSLemover name = "ldtlb", 140f9ac118cSHaoyuan Feng NWays = 4, 1415b7ef044SLemover partialStaticPMP = true, 142f1fe8698SLemover outsideRecvFlush = true, 14353b8f1a7SLemover outReplace = false 144a0301c0dSLemover ), 145a0301c0dSLemover sttlbParameters = TLBParameters( 146a0301c0dSLemover name = "sttlb", 147f9ac118cSHaoyuan Feng NWays = 4, 1485b7ef044SLemover partialStaticPMP = true, 149f1fe8698SLemover outsideRecvFlush = true, 15053b8f1a7SLemover outReplace = false 151a0301c0dSLemover ), 1528f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1538f1fa9b1Ssfencevma name = "hytlb", 1548f1fa9b1Ssfencevma NWays = 4, 1558f1fa9b1Ssfencevma partialStaticPMP = true, 1568f1fa9b1Ssfencevma outsideRecvFlush = true, 1578f1fa9b1Ssfencevma outReplace = false 1588f1fa9b1Ssfencevma ), 15963632028SHaoyuan Feng pftlbParameters = TLBParameters( 16063632028SHaoyuan Feng name = "pftlb", 161f9ac118cSHaoyuan Feng NWays = 4, 16263632028SHaoyuan Feng partialStaticPMP = true, 16363632028SHaoyuan Feng outsideRecvFlush = true, 16463632028SHaoyuan Feng outReplace = false 16563632028SHaoyuan Feng ), 166a0301c0dSLemover btlbParameters = TLBParameters( 167a0301c0dSLemover name = "btlb", 168f9ac118cSHaoyuan Feng NWays = 4, 169a0301c0dSLemover ), 1705854c1edSLemover l2tlbParameters = L2TLBParameters( 1715854c1edSLemover l1Size = 4, 1725854c1edSLemover l2nSets = 4, 1735854c1edSLemover l2nWays = 4, 1745854c1edSLemover l3nSets = 4, 1755854c1edSLemover l3nWays = 8, 1765854c1edSLemover spSize = 2, 1775854c1edSLemover ), 17815ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 17915ee59e4Swakafa name = "L2", 18015ee59e4Swakafa ways = 8, 18115ee59e4Swakafa sets = 128, 18215ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 18315ee59e4Swakafa prefetch = None 18415ee59e4Swakafa )), 18515ee59e4Swakafa L2NBanks = 2, 1864722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 18734ab1ae9SJiawei Lin ) 18834ab1ae9SJiawei Lin ) 18992a50c73Swakafa case SoCParamsKey => 19092a50c73Swakafa val tiles = site(XSTileKey) 19192a50c73Swakafa up(SoCParamsKey).copy( 1924f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 1935f79ba13Swakafa sets = 1024, 19492a50c73Swakafa inclusive = false, 19515ee59e4Swakafa clientCaches = tiles.map{ core => 19615ee59e4Swakafa val clientDirBytes = tiles.map{ t => 19715ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 19815ee59e4Swakafa }.sum 19915ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 20015ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 20192a50c73Swakafa }, 2020d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2030d32f713Shappy-lx prefetch = None 2044f94c0c6SJiawei Lin )), 205a1ea7f76SJiawei Lin L3NBanks = 1 20605f23f57SWilliam Wang ) 20705f23f57SWilliam Wang }) 20805f23f57SWilliam Wang) 20905f23f57SWilliam Wang 21005f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 21105f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 21205f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 21334ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2144f94c0c6SJiawei Lin dcacheParametersOpt = None, 2154f94c0c6SJiawei Lin softPTW = true 21634ab1ae9SJiawei Lin )) 21734ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2184f94c0c6SJiawei Lin L3CacheParamsOpt = None 21945c767e3SLinJiawei ) 22045c767e3SLinJiawei }) 22145c767e3SLinJiawei) 22288825c5cSYinan Xu 2231f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 22434ab1ae9SJiawei Lin case XSTileKey => 2251f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 22634ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2274f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2281f0e2dc7SJiawei Lin nSets = sets, 2294f94c0c6SJiawei Lin nWays = ways, 2304f94c0c6SJiawei Lin tagECC = Some("secded"), 2314f94c0c6SJiawei Lin dataECC = Some("secded"), 2324f94c0c6SJiawei Lin replacer = Some("setplru"), 2334f94c0c6SJiawei Lin nMissEntries = 16, 234300ded30SWilliam Wang nProbeEntries = 8, 2350d32f713Shappy-lx nReleaseEntries = 18, 2360d32f713Shappy-lx nMaxPrefetchEntry = 6, 2374f94c0c6SJiawei Lin )) 23834ab1ae9SJiawei Lin )) 2394f94c0c6SJiawei Lin}) 2401f0e2dc7SJiawei Lin 241d5be5d19SJiawei Linclass WithNKBL2 242d5be5d19SJiawei Lin( 243d5be5d19SJiawei Lin n: Int, 244d5be5d19SJiawei Lin ways: Int = 8, 245d5be5d19SJiawei Lin inclusive: Boolean = true, 246d2b20d1aSTang Haojin banks: Int = 1 247d5be5d19SJiawei Lin) extends Config((site, here, up) => { 24834ab1ae9SJiawei Lin case XSTileKey => 2499672f0b7Swakafa require(inclusive, "L2 must be inclusive") 25034ab1ae9SJiawei Lin val upParams = up(XSTileKey) 251d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 25234ab1ae9SJiawei Lin upParams.map(p => p.copy( 25315ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 254a1ea7f76SJiawei Lin name = "L2", 255a1ea7f76SJiawei Lin ways = ways, 256a1ea7f76SJiawei Lin sets = l2sets, 25715ee59e4Swakafa clientCaches = Seq(L1Param( 2581f0e2dc7SJiawei Lin "dcache", 259459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2604f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 261ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 262ffc9de54Swakafa vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes)) 2631f0e2dc7SJiawei Lin )), 264d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 26515ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2664e12f40bSzhanglinjuan prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()), 2674e12f40bSzhanglinjuan enablePerf = !site(DebugOptionsKey).FPGAPlatform, 2684e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 26934ab1ae9SJiawei Lin )), 27034ab1ae9SJiawei Lin L2NBanks = banks 271d5be5d19SJiawei Lin )) 272a1ea7f76SJiawei Lin}) 273a1ea7f76SJiawei Lin 274a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 275a1ea7f76SJiawei Lin case SoCParamsKey => 276a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 27734ab1ae9SJiawei Lin val tiles = site(XSTileKey) 278459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 279459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 280459ad1b2SJiawei Lin }.sum 28134ab1ae9SJiawei Lin up(SoCParamsKey).copy( 282a1ea7f76SJiawei Lin L3NBanks = banks, 2834f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 284a1ea7f76SJiawei Lin name = "L3", 285a1ea7f76SJiawei Lin level = 3, 286a1ea7f76SJiawei Lin ways = ways, 287a1ea7f76SJiawei Lin sets = sets, 288a1ea7f76SJiawei Lin inclusive = inclusive, 28934ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2904f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 2910d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 2921f0e2dc7SJiawei Lin }, 29334ab1ae9SJiawei Lin enablePerf = true, 29434ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 29534ab1ae9SJiawei Lin address = 0x39000000, 29634ab1ae9SJiawei Lin numCores = tiles.size 29759239bc9SJiawei Lin )), 298d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 299459ad1b2SJiawei Lin sramClkDivBy2 = true, 3000fbed464SJiawei Lin sramDepthDiv = 4, 301459ad1b2SJiawei Lin tagECC = Some("secded"), 30225cb35b6SJiawei Lin dataECC = Some("secded"), 3030d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3049672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3059672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3064f94c0c6SJiawei Lin )) 307a1ea7f76SJiawei Lin ) 308a1ea7f76SJiawei Lin}) 309a1ea7f76SJiawei Lin 310a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 311a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 312a1ea7f76SJiawei Lin) 313a1ea7f76SJiawei Lin 314a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 315a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 316a1ea7f76SJiawei Lin) 317a1ea7f76SJiawei Lin 318a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3191f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 320a1ea7f76SJiawei Lin) 321a1ea7f76SJiawei Lin 322806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 323806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 324806cf375SYinan Xu EnablePerfDebug = false, 325806cf375SYinan Xu ) 326806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 327806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 328806cf375SYinan Xu enablePerf = false, 329806cf375SYinan Xu )), 330806cf375SYinan Xu ) 331806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 332806cf375SYinan Xu p.copy( 333806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 334806cf375SYinan Xu enablePerf = false, 335806cf375SYinan Xu )), 336806cf375SYinan Xu ) 337806cf375SYinan Xu } 338806cf375SYinan Xu}) 339806cf375SYinan Xu 3401f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 3411f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 3429672f0b7Swakafa new WithNKBL2(256, inclusive = true) ++ 3431f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 3441f0e2dc7SJiawei Lin new MinimalConfig(n) 3451f0e2dc7SJiawei Lin) 3461f0e2dc7SJiawei Lin 347496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 3481f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 3499672f0b7Swakafa ++ new WithNKBL2(512, inclusive = true) 3501f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 3511f0e2dc7SJiawei Lin ++ new BaseConfig(n) 352a1ea7f76SJiawei Lin) 353d5be5d19SJiawei Lin 354806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 355806cf375SYinan Xu new WithFuzzer 356806cf375SYinan Xu ++ new DefaultConfig(1) 357806cf375SYinan Xu) 358806cf375SYinan Xu 359496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 3607735eaccSwakafa new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16) 3619672f0b7Swakafa ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 362014ee795Ssfencevma ++ new WithNKBL1D(64, ways = 4) 363d5be5d19SJiawei Lin ++ new BaseConfig(n) 364d5be5d19SJiawei Lin) 365