xref: /XiangShan/src/main/scala/top/Configs.scala (revision 459ad1b2712aab3c5037e4918985c17f4e0d8ff3)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
2345c767e3SLinJiaweiimport system._
2445c767e3SLinJiaweiimport chipsalliance.rocketchip.config._
2545c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
261d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
27d4aca96cSlqreimport freechips.rocketchip.devices.debug._
28d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits
2945c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
303a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters
311f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
32a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
33a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
341f0e2dc7SJiawei Linimport huancun._
3545c767e3SLinJiawei
361f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
3745c767e3SLinJiawei  case XLen => 64
3845c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
3934ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4098c71602SJiawei Lin  case PMParameKey => PMParameters()
4134ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
42d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
43d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
44d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
45d4aca96cSlqre  case MaxHartIdBits => 2
46d4aca96cSlqre  case EnableJtag => false.B
4745c767e3SLinJiawei})
4845c767e3SLinJiawei
4905f23f57SWilliam Wang// Synthesizable minimal XiangShan
5005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5105f23f57SWilliam Wang// * L1 cache included
5205f23f57SWilliam Wang// * L2 cache NOT included
5305f23f57SWilliam Wang// * L3 cache included
5445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
551f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
5634ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
5734ab1ae9SJiawei Lin      _.copy(
5805f23f57SWilliam Wang        DecodeWidth = 2,
5905f23f57SWilliam Wang        RenameWidth = 2,
6005f23f57SWilliam Wang        FetchWidth = 4,
6145c767e3SLinJiawei        IssQueSize = 8,
623a6496e9SYinan Xu        NRPhyRegs = 64,
6345c767e3SLinJiawei        LoadQueueSize = 16,
643a6496e9SYinan Xu        StoreQueueSize = 12,
659aca92b9SYinan Xu        RobSize = 32,
663a6496e9SYinan Xu        FtqSize = 8,
6745c767e3SLinJiawei        IBufSize = 16,
6805f23f57SWilliam Wang        StoreBufferSize = 4,
6905f23f57SWilliam Wang        StoreBufferThreshold = 3,
7045c767e3SLinJiawei        dpParams = DispatchParameters(
713a6496e9SYinan Xu          IntDqSize = 12,
723a6496e9SYinan Xu          FpDqSize = 12,
733a6496e9SYinan Xu          LsDqSize = 12,
7445c767e3SLinJiawei          IntDqDeqWidth = 4,
7545c767e3SLinJiawei          FpDqDeqWidth = 4,
7645c767e3SLinJiawei          LsDqDeqWidth = 4
7745c767e3SLinJiawei        ),
783a6496e9SYinan Xu        exuParameters = ExuParameters(
793a6496e9SYinan Xu          JmpCnt = 1,
803a6496e9SYinan Xu          AluCnt = 2,
813a6496e9SYinan Xu          MulCnt = 0,
823a6496e9SYinan Xu          MduCnt = 1,
833a6496e9SYinan Xu          FmacCnt = 1,
843a6496e9SYinan Xu          FmiscCnt = 1,
853a6496e9SYinan Xu          FmiscDivSqrtCnt = 0,
863a6496e9SYinan Xu          LduCnt = 2,
873a6496e9SYinan Xu          StuCnt = 2
883a6496e9SYinan Xu        ),
8905f23f57SWilliam Wang        icacheParameters = ICacheParameters(
903a6496e9SYinan Xu          nSets = 64, // 16KB ICache
9105f23f57SWilliam Wang          tagECC = Some("parity"),
9205f23f57SWilliam Wang          dataECC = Some("parity"),
9305f23f57SWilliam Wang          replacer = Some("setplru"),
941d8f4dcbSJay          nMissEntries = 2,
951d8f4dcbSJay          nReleaseEntries = 2
9605f23f57SWilliam Wang        ),
974f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
984f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
993a6496e9SYinan Xu          nWays = 8,
10005f23f57SWilliam Wang          tagECC = Some("secded"),
10105f23f57SWilliam Wang          dataECC = Some("secded"),
10205f23f57SWilliam Wang          replacer = Some("setplru"),
10305f23f57SWilliam Wang          nMissEntries = 4,
10405f23f57SWilliam Wang          nProbeEntries = 4,
105ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1064f94c0c6SJiawei Lin        )),
10745c767e3SLinJiawei        EnableBPD = false, // disable TAGE
10845c767e3SLinJiawei        EnableLoop = false,
109a0301c0dSLemover        itlbParameters = TLBParameters(
110a0301c0dSLemover          name = "itlb",
111a0301c0dSLemover          fetchi = true,
112a0301c0dSLemover          useDmode = false,
113a0301c0dSLemover          sameCycle = true,
114a0301c0dSLemover          normalReplacer = Some("plru"),
115a0301c0dSLemover          superReplacer = Some("plru"),
116a0301c0dSLemover          normalNWays = 4,
117a0301c0dSLemover          normalNSets = 1,
118a0301c0dSLemover          superNWays = 2,
119a0301c0dSLemover          shouldBlock = true
120a0301c0dSLemover        ),
121a0301c0dSLemover        ldtlbParameters = TLBParameters(
122a0301c0dSLemover          name = "ldtlb",
123a0301c0dSLemover          normalNSets = 4, // when da or sa
124a0301c0dSLemover          normalNWays = 1, // when fa or sa
125a0301c0dSLemover          normalAssociative = "sa",
126a0301c0dSLemover          normalReplacer = Some("setplru"),
127a0301c0dSLemover          superNWays = 4,
128a0301c0dSLemover          normalAsVictim = true,
129a0301c0dSLemover          outReplace = true
130a0301c0dSLemover        ),
131a0301c0dSLemover        sttlbParameters = TLBParameters(
132a0301c0dSLemover          name = "sttlb",
133a0301c0dSLemover          normalNSets = 4, // when da or sa
134a0301c0dSLemover          normalNWays = 1, // when fa or sa
135a0301c0dSLemover          normalAssociative = "sa",
136a0301c0dSLemover          normalReplacer = Some("setplru"),
137a0301c0dSLemover          normalAsVictim = true,
138a0301c0dSLemover          superNWays = 4,
139a0301c0dSLemover          outReplace = true
140a0301c0dSLemover        ),
141a0301c0dSLemover        btlbParameters = TLBParameters(
142a0301c0dSLemover          name = "btlb",
143a0301c0dSLemover          normalNSets = 1,
144a0301c0dSLemover          normalNWays = 8,
145a0301c0dSLemover          superNWays = 2
146a0301c0dSLemover        ),
1475854c1edSLemover        l2tlbParameters = L2TLBParameters(
1485854c1edSLemover          l1Size = 4,
1495854c1edSLemover          l2nSets = 4,
1505854c1edSLemover          l2nWays = 4,
1515854c1edSLemover          l3nSets = 4,
1525854c1edSLemover          l3nWays = 8,
1535854c1edSLemover          spSize = 2,
1545854c1edSLemover        ),
1554f94c0c6SJiawei Lin        L2CacheParamsOpt = None // remove L2 Cache
15634ab1ae9SJiawei Lin      )
15734ab1ae9SJiawei Lin    )
15834ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
1594f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
160a1ea7f76SJiawei Lin        sets = 1024
1614f94c0c6SJiawei Lin      )),
162a1ea7f76SJiawei Lin      L3NBanks = 1
16305f23f57SWilliam Wang    )
16405f23f57SWilliam Wang  })
16505f23f57SWilliam Wang)
16605f23f57SWilliam Wang
16705f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
16805f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
16905f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
17034ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
1714f94c0c6SJiawei Lin      dcacheParametersOpt = None,
1724f94c0c6SJiawei Lin      softPTW = true
17334ab1ae9SJiawei Lin    ))
17434ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
1754f94c0c6SJiawei Lin      L3CacheParamsOpt = None
17645c767e3SLinJiawei    )
17745c767e3SLinJiawei  })
17845c767e3SLinJiawei)
17988825c5cSYinan Xu
1801f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
18134ab1ae9SJiawei Lin  case XSTileKey =>
1821f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
18334ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
1844f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
1851f0e2dc7SJiawei Lin        nSets = sets,
1864f94c0c6SJiawei Lin        nWays = ways,
1874f94c0c6SJiawei Lin        tagECC = Some("secded"),
1884f94c0c6SJiawei Lin        dataECC = Some("secded"),
1894f94c0c6SJiawei Lin        replacer = Some("setplru"),
1904f94c0c6SJiawei Lin        nMissEntries = 16,
191300ded30SWilliam Wang        nProbeEntries = 8,
192300ded30SWilliam Wang        nReleaseEntries = 18
1934f94c0c6SJiawei Lin      ))
19434ab1ae9SJiawei Lin    ))
1954f94c0c6SJiawei Lin})
1961f0e2dc7SJiawei Lin
197d5be5d19SJiawei Linclass WithNKBL2
198d5be5d19SJiawei Lin(
199d5be5d19SJiawei Lin  n: Int,
200d5be5d19SJiawei Lin  ways: Int = 8,
201d5be5d19SJiawei Lin  inclusive: Boolean = true,
202d5be5d19SJiawei Lin  banks: Int = 1,
203d5be5d19SJiawei Lin  alwaysReleaseData: Boolean = false
204d5be5d19SJiawei Lin) extends Config((site, here, up) => {
20534ab1ae9SJiawei Lin  case XSTileKey =>
20634ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
207d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
20834ab1ae9SJiawei Lin    upParams.map(p => p.copy(
2094f94c0c6SJiawei Lin      L2CacheParamsOpt = Some(HCCacheParameters(
210a1ea7f76SJiawei Lin        name = "L2",
211a1ea7f76SJiawei Lin        level = 2,
212a1ea7f76SJiawei Lin        ways = ways,
213a1ea7f76SJiawei Lin        sets = l2sets,
214a1ea7f76SJiawei Lin        inclusive = inclusive,
2151f0e2dc7SJiawei Lin        alwaysReleaseData = alwaysReleaseData,
2161f0e2dc7SJiawei Lin        clientCaches = Seq(CacheParameters(
2171f0e2dc7SJiawei Lin          "dcache",
218*459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2194f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
2204f94c0c6SJiawei Lin          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt
2211f0e2dc7SJiawei Lin        )),
2221f0e2dc7SJiawei Lin        reqField = Seq(PreferCacheField()),
2231f0e2dc7SJiawei Lin        echoField = Seq(DirtyField()),
2241f0e2dc7SJiawei Lin        prefetch = Some(huancun.prefetch.BOPParameters()),
225*459ad1b2SJiawei Lin        enablePerf = true,
226*459ad1b2SJiawei Lin        tagECC = Some("secded"),
227*459ad1b2SJiawei Lin        dataECC = Some("secded")
22834ab1ae9SJiawei Lin      )),
22934ab1ae9SJiawei Lin      L2NBanks = banks
230d5be5d19SJiawei Lin    ))
231a1ea7f76SJiawei Lin})
232a1ea7f76SJiawei Lin
233a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
234a1ea7f76SJiawei Lin  case SoCParamsKey =>
235a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
23634ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
237*459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
238*459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
239*459ad1b2SJiawei Lin    }.sum
24034ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
241a1ea7f76SJiawei Lin      L3NBanks = banks,
2424f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
243a1ea7f76SJiawei Lin        name = "L3",
244a1ea7f76SJiawei Lin        level = 3,
245a1ea7f76SJiawei Lin        ways = ways,
246a1ea7f76SJiawei Lin        sets = sets,
247a1ea7f76SJiawei Lin        inclusive = inclusive,
24834ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
2494f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
250*459ad1b2SJiawei Lin          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
2511f0e2dc7SJiawei Lin        },
25234ab1ae9SJiawei Lin        enablePerf = true,
25334ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
25434ab1ae9SJiawei Lin          address = 0x39000000,
25534ab1ae9SJiawei Lin          numCores = tiles.size
25659239bc9SJiawei Lin        )),
257*459ad1b2SJiawei Lin        sramClkDivBy2 = true,
258*459ad1b2SJiawei Lin        tagECC = Some("secded"),
259*459ad1b2SJiawei Lin        dataECC = Some("secded")
2604f94c0c6SJiawei Lin      ))
261a1ea7f76SJiawei Lin    )
262a1ea7f76SJiawei Lin})
263a1ea7f76SJiawei Lin
264a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
265a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
266a1ea7f76SJiawei Lin)
267a1ea7f76SJiawei Lin
268a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
269a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
270a1ea7f76SJiawei Lin)
271a1ea7f76SJiawei Lin
272a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
2731f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
274a1ea7f76SJiawei Lin)
275a1ea7f76SJiawei Lin
2761f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
2771f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
2781f0e2dc7SJiawei Lin    new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++
2791f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
2801f0e2dc7SJiawei Lin    new MinimalConfig(n)
2811f0e2dc7SJiawei Lin)
2821f0e2dc7SJiawei Lin
283496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
2841f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
2851f0e2dc7SJiawei Lin    ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true)
2861f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
2871f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
288a1ea7f76SJiawei Lin)
289d5be5d19SJiawei Lin
290496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
29129230e82SJiawei Lin  new WithNKBL3(8 * 1024, inclusive = false, banks = 4, ways = 8)
29259239bc9SJiawei Lin    ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4, alwaysReleaseData = true)
293d5be5d19SJiawei Lin    ++ new WithNKBL1D(128)
294d5be5d19SJiawei Lin    ++ new BaseConfig(n)
295d5be5d19SJiawei Lin)
296