xref: /XiangShan/src/main/scala/top/Configs.scala (revision 45619a2fbfd325a47ad930c9ac190c0eb9e7cb3e)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
258891a219SYinan Xuimport org.chipsalliance.cde.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen}
303b739f49SXuan Huimport system._
313b739f49SXuan Huimport utility._
323b739f49SXuan Huimport utils._
333b739f49SXuan Huimport huancun._
343b739f49SXuan Huimport xiangshan._
3545c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
36730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams}
371f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
38a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
39a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
401f0e2dc7SJiawei Linimport huancun._
4115ee59e4Swakafaimport coupledL2._
423b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
4345c767e3SLinJiawei
441f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
4545c767e3SLinJiawei  case XLen => 64
4645c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4734ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4898c71602SJiawei Lin  case PMParameKey => PMParameters()
4934ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
50d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
51d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
52d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
53f57f7f2aSYangyu Chen  case MaxHartIdBits => log2Up(n)
54f1c56d6cSLi Qianruo  case EnableJtag => true.B
5545c767e3SLinJiawei})
5645c767e3SLinJiawei
5705f23f57SWilliam Wang// Synthesizable minimal XiangShan
5805f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5905f23f57SWilliam Wang// * L1 cache included
6005f23f57SWilliam Wang// * L2 cache NOT included
6105f23f57SWilliam Wang// * L3 cache included
6245c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
631f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
6434ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
65d2945707SHuijin Li      p => p.copy(
66586d5e3dSxiaofeibao-xjtu        DecodeWidth = 6,
67586d5e3dSxiaofeibao-xjtu        RenameWidth = 6,
68780712aaSxiaofeibao-xjtu        RobCommitWidth = 8,
6905f23f57SWilliam Wang        FetchWidth = 4,
70531c40faSsinceforYy        VirtualLoadQueueSize = 24,
7193cef32dSAnzooooo        LoadQueueRARSize = 24,
72e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
73531c40faSsinceforYy        LoadQueueReplaySize = 24,
74e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
75e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
76e4f69d78Ssfencevma        RollbackGroupSize = 8,
774b04d871Sweiding liu        StoreQueueSize = 20,
78e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
79e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
80b2d6d8e7Sgood-circle        // ============ VLSU ============
81b2d6d8e7Sgood-circle        VlMergeBufferSize = 8,
82b2d6d8e7Sgood-circle        VsMergeBufferSize = 8,
833b213d10Sgood-circle        UopWritebackWidth = 2,
84b2d6d8e7Sgood-circle        SplitBufferSize = 8,
85b2d6d8e7Sgood-circle        // ==============================
8646186129SZiyue Zhang        RobSize = 48,
8720a5248fSzhanglinjuan        RabSize = 96,
883a6496e9SYinan Xu        FtqSize = 8,
89586d5e3dSxiaofeibao-xjtu        IBufSize = 24,
90586d5e3dSxiaofeibao-xjtu        IBufNBank = 6,
9105f23f57SWilliam Wang        StoreBufferSize = 4,
9205f23f57SWilliam Wang        StoreBufferThreshold = 3,
93*45619a2fSweiding liu        IssueQueueSize = 10,
9428607074Ssinsanction        IssueQueueCompEntrySize = 4,
9545c767e3SLinJiawei        dpParams = DispatchParameters(
963a6496e9SYinan Xu          IntDqSize = 12,
973a6496e9SYinan Xu          FpDqSize = 12,
983a6496e9SYinan Xu          LsDqSize = 12,
99ff3fcdf1Sxiaofeibao-xjtu          IntDqDeqWidth = 8,
10060f0c5aeSxiaofeibao          FpDqDeqWidth = 6,
10160f0c5aeSxiaofeibao          VecDqDeqWidth = 6,
102ecfc6f16SXuan Hu          LsDqDeqWidth = 6
10345c767e3SLinJiawei        ),
1043b739f49SXuan Hu        intPreg = IntPregParams(
10539c59369SXuan Hu          numEntries = 64,
106e66fe2b1SZifei Zhang          numRead = None,
107e66fe2b1SZifei Zhang          numWrite = None,
1083b739f49SXuan Hu        ),
1093b739f49SXuan Hu        vfPreg = VfPregParams(
110e25c13faSXuan Hu          numEntries = 160,
111f9145651Schengguanghui          numRead = None,
112e66fe2b1SZifei Zhang          numWrite = None,
1133a6496e9SYinan Xu        ),
11405f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1153a6496e9SYinan Xu          nSets = 64, // 16KB ICache
11605f23f57SWilliam Wang          tagECC = Some("parity"),
11705f23f57SWilliam Wang          dataECC = Some("parity"),
11805f23f57SWilliam Wang          replacer = Some("setplru"),
1191d8f4dcbSJay          nMissEntries = 2,
12000240ba6SJay          nReleaseEntries = 1,
1217052722fSJay          nProbeEntries = 2,
12258c354d0Sssszwic          // fdip
12358c354d0Sssszwic          enableICachePrefetch = true,
12458c354d0Sssszwic          prefetchToL1 = false,
12505f23f57SWilliam Wang        ),
1264f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1274f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1283a6496e9SYinan Xu          nWays = 8,
12905f23f57SWilliam Wang          tagECC = Some("secded"),
13005f23f57SWilliam Wang          dataECC = Some("secded"),
13105f23f57SWilliam Wang          replacer = Some("setplru"),
13205f23f57SWilliam Wang          nMissEntries = 4,
13305f23f57SWilliam Wang          nProbeEntries = 4,
134ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1350d32f713Shappy-lx          nMaxPrefetchEntry = 2,
1364f94c0c6SJiawei Lin        )),
13745c767e3SLinJiawei        EnableBPD = false, // disable TAGE
13845c767e3SLinJiawei        EnableLoop = false,
139a0301c0dSLemover        itlbParameters = TLBParameters(
140a0301c0dSLemover          name = "itlb",
141a0301c0dSLemover          fetchi = true,
142a0301c0dSLemover          useDmode = false,
143f9ac118cSHaoyuan Feng          NWays = 4,
144a0301c0dSLemover        ),
145a0301c0dSLemover        ldtlbParameters = TLBParameters(
146a0301c0dSLemover          name = "ldtlb",
147f9ac118cSHaoyuan Feng          NWays = 4,
1485b7ef044SLemover          partialStaticPMP = true,
149f1fe8698SLemover          outsideRecvFlush = true,
15026af847eSgood-circle          outReplace = false,
15126af847eSgood-circle          lgMaxSize = 4
152a0301c0dSLemover        ),
153a0301c0dSLemover        sttlbParameters = TLBParameters(
154a0301c0dSLemover          name = "sttlb",
155f9ac118cSHaoyuan Feng          NWays = 4,
1565b7ef044SLemover          partialStaticPMP = true,
157f1fe8698SLemover          outsideRecvFlush = true,
15826af847eSgood-circle          outReplace = false,
15926af847eSgood-circle          lgMaxSize = 4
160a0301c0dSLemover        ),
1618f1fa9b1Ssfencevma        hytlbParameters = TLBParameters(
1628f1fa9b1Ssfencevma          name = "hytlb",
1638f1fa9b1Ssfencevma          NWays = 4,
1648f1fa9b1Ssfencevma          partialStaticPMP = true,
1658f1fa9b1Ssfencevma          outsideRecvFlush = true,
16626af847eSgood-circle          outReplace = false,
16726af847eSgood-circle          lgMaxSize = 4
1688f1fa9b1Ssfencevma        ),
16963632028SHaoyuan Feng        pftlbParameters = TLBParameters(
17063632028SHaoyuan Feng          name = "pftlb",
171f9ac118cSHaoyuan Feng          NWays = 4,
17263632028SHaoyuan Feng          partialStaticPMP = true,
17363632028SHaoyuan Feng          outsideRecvFlush = true,
17426af847eSgood-circle          outReplace = false,
17526af847eSgood-circle          lgMaxSize = 4
17663632028SHaoyuan Feng        ),
177a0301c0dSLemover        btlbParameters = TLBParameters(
178a0301c0dSLemover          name = "btlb",
179f9ac118cSHaoyuan Feng          NWays = 4,
180a0301c0dSLemover        ),
1815854c1edSLemover        l2tlbParameters = L2TLBParameters(
1825854c1edSLemover          l1Size = 4,
1835854c1edSLemover          l2nSets = 4,
1845854c1edSLemover          l2nWays = 4,
1855854c1edSLemover          l3nSets = 4,
1865854c1edSLemover          l3nWays = 8,
1875854c1edSLemover          spSize = 2,
1885854c1edSLemover        ),
18915ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
19015ee59e4Swakafa          name = "L2",
19115ee59e4Swakafa          ways = 8,
19215ee59e4Swakafa          sets = 128,
19315ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
194d2945707SHuijin Li          prefetch = None,
195d2945707SHuijin Li          clientCaches = Seq(L1Param(
196d2945707SHuijin Li            "dcache",
197d2945707SHuijin Li            isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
19815ee59e4Swakafa          )),
199d2945707SHuijin Li          )
200d2945707SHuijin Li        ),
20115ee59e4Swakafa        L2NBanks = 2,
2024722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
20334ab1ae9SJiawei Lin      )
20434ab1ae9SJiawei Lin    )
20592a50c73Swakafa    case SoCParamsKey =>
20692a50c73Swakafa      val tiles = site(XSTileKey)
20792a50c73Swakafa      up(SoCParamsKey).copy(
2084f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2095f79ba13Swakafa          sets = 1024,
21092a50c73Swakafa          inclusive = false,
21115ee59e4Swakafa          clientCaches = tiles.map{ core =>
21215ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
21315ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
21415ee59e4Swakafa            }.sum
21515ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
21615ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
21792a50c73Swakafa          },
2180d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2190d32f713Shappy-lx          prefetch = None
2204f94c0c6SJiawei Lin        )),
221a1ea7f76SJiawei Lin        L3NBanks = 1
22205f23f57SWilliam Wang      )
22305f23f57SWilliam Wang  })
22405f23f57SWilliam Wang)
22505f23f57SWilliam Wang
22605f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
22705f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
22805f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
22934ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2304f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2314f94c0c6SJiawei Lin      softPTW = true
23234ab1ae9SJiawei Lin    ))
23334ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2344f94c0c6SJiawei Lin      L3CacheParamsOpt = None
23545c767e3SLinJiawei    )
23645c767e3SLinJiawei  })
23745c767e3SLinJiawei)
23888825c5cSYinan Xu
2391f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
24034ab1ae9SJiawei Lin  case XSTileKey =>
2411f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
24234ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2434f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2441f0e2dc7SJiawei Lin        nSets = sets,
2454f94c0c6SJiawei Lin        nWays = ways,
2464f94c0c6SJiawei Lin        tagECC = Some("secded"),
2474f94c0c6SJiawei Lin        dataECC = Some("secded"),
2484f94c0c6SJiawei Lin        replacer = Some("setplru"),
2494f94c0c6SJiawei Lin        nMissEntries = 16,
250300ded30SWilliam Wang        nProbeEntries = 8,
2510d32f713Shappy-lx        nReleaseEntries = 18,
2520d32f713Shappy-lx        nMaxPrefetchEntry = 6,
2534f94c0c6SJiawei Lin      ))
25434ab1ae9SJiawei Lin    ))
2554f94c0c6SJiawei Lin})
2561f0e2dc7SJiawei Lin
257d5be5d19SJiawei Linclass WithNKBL2
258d5be5d19SJiawei Lin(
259d5be5d19SJiawei Lin  n: Int,
260d5be5d19SJiawei Lin  ways: Int = 8,
261d5be5d19SJiawei Lin  inclusive: Boolean = true,
262d2b20d1aSTang Haojin  banks: Int = 1
263d5be5d19SJiawei Lin) extends Config((site, here, up) => {
26434ab1ae9SJiawei Lin  case XSTileKey =>
2659672f0b7Swakafa    require(inclusive, "L2 must be inclusive")
26634ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
267d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
26834ab1ae9SJiawei Lin    upParams.map(p => p.copy(
26915ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
270a1ea7f76SJiawei Lin        name = "L2",
271a1ea7f76SJiawei Lin        ways = ways,
272a1ea7f76SJiawei Lin        sets = l2sets,
27315ee59e4Swakafa        clientCaches = Seq(L1Param(
2741f0e2dc7SJiawei Lin          "dcache",
275459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2764f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
277ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
278d2945707SHuijin Li          vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes)),
279d2945707SHuijin Li          isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
2801f0e2dc7SJiawei Lin        )),
281d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
28215ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
2834e12f40bSzhanglinjuan        prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()),
2844e12f40bSzhanglinjuan        enablePerf = !site(DebugOptionsKey).FPGAPlatform,
285b280e436STang Haojin        enableRollingDB = site(DebugOptionsKey).EnableRollingDB,
286b280e436STang Haojin        enableMonitor = site(DebugOptionsKey).AlwaysBasicDB,
2874e12f40bSzhanglinjuan        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
28834ab1ae9SJiawei Lin      )),
28934ab1ae9SJiawei Lin      L2NBanks = banks
290d5be5d19SJiawei Lin    ))
291a1ea7f76SJiawei Lin})
292a1ea7f76SJiawei Lin
293a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
294a1ea7f76SJiawei Lin  case SoCParamsKey =>
295a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
29634ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
297459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
298459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
299459ad1b2SJiawei Lin    }.sum
30034ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
301a1ea7f76SJiawei Lin      L3NBanks = banks,
3024f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
303a1ea7f76SJiawei Lin        name = "L3",
304a1ea7f76SJiawei Lin        level = 3,
305a1ea7f76SJiawei Lin        ways = ways,
306a1ea7f76SJiawei Lin        sets = sets,
307a1ea7f76SJiawei Lin        inclusive = inclusive,
30834ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
3094f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
3100d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3111f0e2dc7SJiawei Lin        },
31234ab1ae9SJiawei Lin        enablePerf = true,
31334ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
31434ab1ae9SJiawei Lin          address = 0x39000000,
31534ab1ae9SJiawei Lin          numCores = tiles.size
31659239bc9SJiawei Lin        )),
317d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
318459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3190fbed464SJiawei Lin        sramDepthDiv = 4,
320459ad1b2SJiawei Lin        tagECC = Some("secded"),
32125cb35b6SJiawei Lin        dataECC = Some("secded"),
3220d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3239672f0b7Swakafa        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()),
3249672f0b7Swakafa        tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters())
3254f94c0c6SJiawei Lin      ))
326a1ea7f76SJiawei Lin    )
327a1ea7f76SJiawei Lin})
328a1ea7f76SJiawei Lin
329a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
330a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
331a1ea7f76SJiawei Lin)
332a1ea7f76SJiawei Lin
333a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
334a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
335a1ea7f76SJiawei Lin)
336a1ea7f76SJiawei Lin
337a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3381f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
339a1ea7f76SJiawei Lin)
340a1ea7f76SJiawei Lin
341806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
342806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
343806cf375SYinan Xu    EnablePerfDebug = false,
344806cf375SYinan Xu  )
345806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
346806cf375SYinan Xu    L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
347806cf375SYinan Xu      enablePerf = false,
348806cf375SYinan Xu    )),
349806cf375SYinan Xu  )
350806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
351806cf375SYinan Xu    p.copy(
352806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
353806cf375SYinan Xu        enablePerf = false,
354806cf375SYinan Xu      )),
355806cf375SYinan Xu    )
356806cf375SYinan Xu  }
357806cf375SYinan Xu})
358806cf375SYinan Xu
3591f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3601f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
3619672f0b7Swakafa    new WithNKBL2(256, inclusive = true) ++
3621f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3631f0e2dc7SJiawei Lin    new MinimalConfig(n)
3641f0e2dc7SJiawei Lin)
3651f0e2dc7SJiawei Lin
366496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3671f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
3689672f0b7Swakafa    ++ new WithNKBL2(512, inclusive = true)
3691f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
3701f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
371a1ea7f76SJiawei Lin)
372d5be5d19SJiawei Lin
373806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
374806cf375SYinan Xu  new WithFuzzer
375806cf375SYinan Xu    ++ new DefaultConfig(1)
376806cf375SYinan Xu)
377806cf375SYinan Xu
378496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
3797735eaccSwakafa  new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16)
3809672f0b7Swakafa    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
38120e09ab1Shappy-lx    ++ new WithNKBL1D(64, ways = 8)
382d5be5d19SJiawei Lin    ++ new BaseConfig(n)
383d5be5d19SJiawei Lin)
384