1c6d43980SLemover/*************************************************************************************** 2*3a520554STang Haojin* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC) 3*3a520554STang Haojin* Copyright (c) 2020-2025 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover* 6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover* 11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover* 15c6d43980SLemover* See the Mulan PSL v2 for more details. 16c6d43980SLemover***************************************************************************************/ 17c6d43980SLemover 1845c767e3SLinJiaweipackage top 1945c767e3SLinJiawei 2045c767e3SLinJiaweiimport chisel3._ 2145c767e3SLinJiaweiimport chisel3.util._ 2245c767e3SLinJiaweiimport xiangshan._ 2345c767e3SLinJiaweiimport utils._ 243c02ee8fSwakafaimport utility._ 2545c767e3SLinJiaweiimport system._ 268891a219SYinan Xuimport org.chipsalliance.cde.config._ 27*3a520554STang Haojinimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, MaxHartIdBits, XLen} 281d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 29d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 30*3a520554STang Haojinimport openLLC.OpenLLCParam 3172dab974Scz4eimport freechips.rocketchip.diplomacy._ 3245c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 33730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 341f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 35a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 36*3a520554STang Haojinimport device.EnableJtag 371f0e2dc7SJiawei Linimport huancun._ 3815ee59e4Swakafaimport coupledL2._ 391fb367eaSChen Xiimport coupledL2.prefetch._ 4045c767e3SLinJiawei 411f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 4245c767e3SLinJiawei case XLen => 64 4345c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4434ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4598c71602SJiawei Lin case PMParameKey => PMParameters() 4634ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 47d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 48*3a520554STang Haojin case DebugModuleKey => Some(DebugModuleParams( 49*3a520554STang Haojin nAbstractDataWords = (if (site(XLen) == 32) 1 else if (site(XLen) == 64) 2 else 4), 50*3a520554STang Haojin maxSupportedSBAccess = site(XLen), 51*3a520554STang Haojin hasBusMaster = true, 52*3a520554STang Haojin baseAddress = BigInt(0x38020000), 53*3a520554STang Haojin nScratch = 2, 54*3a520554STang Haojin crossingHasSafeReset = false, 55*3a520554STang Haojin hasHartResets = true 56*3a520554STang Haojin )) 57d4aca96cSlqre case JtagDTMKey => JtagDTMKey 58b628978eSTang Haojin case MaxHartIdBits => log2Up(n) max 6 59f1c56d6cSLi Qianruo case EnableJtag => true.B 6045c767e3SLinJiawei}) 6145c767e3SLinJiawei 6205f23f57SWilliam Wang// Synthesizable minimal XiangShan 6305f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 6405f23f57SWilliam Wang// * L1 cache included 6505f23f57SWilliam Wang// * L2 cache NOT included 6605f23f57SWilliam Wang// * L3 cache included 6745c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 681f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6934ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 70d2945707SHuijin Li p => p.copy( 71586d5e3dSxiaofeibao-xjtu DecodeWidth = 6, 72586d5e3dSxiaofeibao-xjtu RenameWidth = 6, 73780712aaSxiaofeibao-xjtu RobCommitWidth = 8, 7405f23f57SWilliam Wang FetchWidth = 4, 75531c40faSsinceforYy VirtualLoadQueueSize = 24, 7693cef32dSAnzooooo LoadQueueRARSize = 24, 77e4f69d78Ssfencevma LoadQueueRAWSize = 12, 78531c40faSsinceforYy LoadQueueReplaySize = 24, 79e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 80e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 81e4f69d78Ssfencevma RollbackGroupSize = 8, 824b04d871Sweiding liu StoreQueueSize = 20, 83e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 84e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 85b2d6d8e7Sgood-circle // ============ VLSU ============ 86725dfdedSsinceforYy VlMergeBufferSize = 16, 87b2d6d8e7Sgood-circle VsMergeBufferSize = 8, 883b213d10Sgood-circle UopWritebackWidth = 2, 89b2d6d8e7Sgood-circle // ============================== 9046186129SZiyue Zhang RobSize = 48, 9120a5248fSzhanglinjuan RabSize = 96, 923a6496e9SYinan Xu FtqSize = 8, 93586d5e3dSxiaofeibao-xjtu IBufSize = 24, 94586d5e3dSxiaofeibao-xjtu IBufNBank = 6, 9505f23f57SWilliam Wang StoreBufferSize = 4, 9605f23f57SWilliam Wang StoreBufferThreshold = 3, 9745619a2fSweiding liu IssueQueueSize = 10, 9828607074Ssinsanction IssueQueueCompEntrySize = 4, 9945c767e3SLinJiawei dpParams = DispatchParameters( 1003a6496e9SYinan Xu IntDqSize = 12, 1013a6496e9SYinan Xu FpDqSize = 12, 1023a6496e9SYinan Xu LsDqSize = 12, 103ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 10460f0c5aeSxiaofeibao FpDqDeqWidth = 6, 10560f0c5aeSxiaofeibao VecDqDeqWidth = 6, 106ecfc6f16SXuan Hu LsDqDeqWidth = 6 10745c767e3SLinJiawei ), 1083b739f49SXuan Hu intPreg = IntPregParams( 10939c59369SXuan Hu numEntries = 64, 110e66fe2b1SZifei Zhang numRead = None, 111e66fe2b1SZifei Zhang numWrite = None, 1123b739f49SXuan Hu ), 1133b739f49SXuan Hu vfPreg = VfPregParams( 114e25c13faSXuan Hu numEntries = 160, 115f9145651Schengguanghui numRead = None, 116e66fe2b1SZifei Zhang numWrite = None, 1173a6496e9SYinan Xu ), 11805f23f57SWilliam Wang icacheParameters = ICacheParameters( 1193a6496e9SYinan Xu nSets = 64, // 16KB ICache 12005f23f57SWilliam Wang tagECC = Some("parity"), 12105f23f57SWilliam Wang dataECC = Some("parity"), 12205f23f57SWilliam Wang replacer = Some("setplru"), 1236c106319Sxu_zh cacheCtrlAddressOpt = Some(AddressSet(0x38022080, 0x7f)), 12405f23f57SWilliam Wang ), 1254f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1264f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1273a6496e9SYinan Xu nWays = 8, 12805f23f57SWilliam Wang tagECC = Some("secded"), 12905f23f57SWilliam Wang dataECC = Some("secded"), 13005f23f57SWilliam Wang replacer = Some("setplru"), 13105f23f57SWilliam Wang nMissEntries = 4, 13205f23f57SWilliam Wang nProbeEntries = 4, 133ad3ba452Szhanglinjuan nReleaseEntries = 8, 1340d32f713Shappy-lx nMaxPrefetchEntry = 2, 135908b24d8Scz4e enableTagEcc = true, 136908b24d8Scz4e enableDataEcc = true, 13772dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 1384f94c0c6SJiawei Lin )), 139807e5180SEaston Man // ============ BPU =============== 14045c767e3SLinJiawei EnableLoop = false, 141807e5180SEaston Man EnableGHistDiff = false, 142807e5180SEaston Man FtbSize = 256, 143807e5180SEaston Man FtbWays = 2, 144807e5180SEaston Man RasSize = 8, 145807e5180SEaston Man RasSpecSize = 16, 146807e5180SEaston Man TageTableInfos = 147807e5180SEaston Man Seq((512, 4, 6), 148807e5180SEaston Man (512, 9, 6), 149807e5180SEaston Man (1024, 19, 6)), 150807e5180SEaston Man SCNRows = 128, 151807e5180SEaston Man SCNTables = 2, 152807e5180SEaston Man SCHistLens = Seq(0, 5), 153807e5180SEaston Man ITTageTableInfos = 154807e5180SEaston Man Seq((256, 4, 7), 155807e5180SEaston Man (256, 8, 7), 156807e5180SEaston Man (512, 16, 7)), 157807e5180SEaston Man // ================================ 158a0301c0dSLemover itlbParameters = TLBParameters( 159a0301c0dSLemover name = "itlb", 160a0301c0dSLemover fetchi = true, 161a0301c0dSLemover useDmode = false, 162f9ac118cSHaoyuan Feng NWays = 4, 163a0301c0dSLemover ), 164a0301c0dSLemover ldtlbParameters = TLBParameters( 165a0301c0dSLemover name = "ldtlb", 166f9ac118cSHaoyuan Feng NWays = 4, 1675b7ef044SLemover partialStaticPMP = true, 168f1fe8698SLemover outsideRecvFlush = true, 16926af847eSgood-circle outReplace = false, 17026af847eSgood-circle lgMaxSize = 4 171a0301c0dSLemover ), 172a0301c0dSLemover sttlbParameters = TLBParameters( 173a0301c0dSLemover name = "sttlb", 174f9ac118cSHaoyuan Feng NWays = 4, 1755b7ef044SLemover partialStaticPMP = true, 176f1fe8698SLemover outsideRecvFlush = true, 17726af847eSgood-circle outReplace = false, 17826af847eSgood-circle lgMaxSize = 4 179a0301c0dSLemover ), 1808f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1818f1fa9b1Ssfencevma name = "hytlb", 1828f1fa9b1Ssfencevma NWays = 4, 1838f1fa9b1Ssfencevma partialStaticPMP = true, 1848f1fa9b1Ssfencevma outsideRecvFlush = true, 18526af847eSgood-circle outReplace = false, 18626af847eSgood-circle lgMaxSize = 4 1878f1fa9b1Ssfencevma ), 18863632028SHaoyuan Feng pftlbParameters = TLBParameters( 18963632028SHaoyuan Feng name = "pftlb", 190f9ac118cSHaoyuan Feng NWays = 4, 19163632028SHaoyuan Feng partialStaticPMP = true, 19263632028SHaoyuan Feng outsideRecvFlush = true, 19326af847eSgood-circle outReplace = false, 19426af847eSgood-circle lgMaxSize = 4 19563632028SHaoyuan Feng ), 196a0301c0dSLemover btlbParameters = TLBParameters( 197a0301c0dSLemover name = "btlb", 198f9ac118cSHaoyuan Feng NWays = 4, 199a0301c0dSLemover ), 2005854c1edSLemover l2tlbParameters = L2TLBParameters( 2013ea4388cSHaoyuan Feng l3Size = 4, 2023ea4388cSHaoyuan Feng l2Size = 4, 2033ea4388cSHaoyuan Feng l1nSets = 4, 2043ea4388cSHaoyuan Feng l1nWays = 4, 205abc4432bSHaoyuan Feng l1ReservedBits = 1, 2063ea4388cSHaoyuan Feng l0nSets = 4, 2073ea4388cSHaoyuan Feng l0nWays = 8, 208abc4432bSHaoyuan Feng l0ReservedBits = 0, 2093ea4388cSHaoyuan Feng spSize = 4, 2105854c1edSLemover ), 21115ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 21215ee59e4Swakafa name = "L2", 21315ee59e4Swakafa ways = 8, 21415ee59e4Swakafa sets = 128, 21515ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2161fb367eaSChen Xi prefetch = Nil, 217d2945707SHuijin Li clientCaches = Seq(L1Param( 218d2945707SHuijin Li "dcache", 219d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 22015ee59e4Swakafa )), 2214b40434cSzhanglinjuan )), 22215ee59e4Swakafa L2NBanks = 2, 2234722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 22434ab1ae9SJiawei Lin ) 22534ab1ae9SJiawei Lin ) 22692a50c73Swakafa case SoCParamsKey => 22792a50c73Swakafa val tiles = site(XSTileKey) 22892a50c73Swakafa up(SoCParamsKey).copy( 2294f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 2305f79ba13Swakafa sets = 1024, 23192a50c73Swakafa inclusive = false, 23215ee59e4Swakafa clientCaches = tiles.map{ core => 23315ee59e4Swakafa val clientDirBytes = tiles.map{ t => 23415ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 23515ee59e4Swakafa }.sum 23615ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 23715ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 23892a50c73Swakafa }, 2390d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2400d32f713Shappy-lx prefetch = None 2414f94c0c6SJiawei Lin )), 242a1ea7f76SJiawei Lin L3NBanks = 1 24305f23f57SWilliam Wang ) 24405f23f57SWilliam Wang }) 24505f23f57SWilliam Wang) 24605f23f57SWilliam Wang 24705f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 24805f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 24905f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 25034ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2514f94c0c6SJiawei Lin dcacheParametersOpt = None, 2524f94c0c6SJiawei Lin softPTW = true 25334ab1ae9SJiawei Lin )) 25434ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2554f94c0c6SJiawei Lin L3CacheParamsOpt = None 25645c767e3SLinJiawei ) 25745c767e3SLinJiawei }) 25845c767e3SLinJiawei) 25988825c5cSYinan Xu 2601f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 26134ab1ae9SJiawei Lin case XSTileKey => 2621f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 26334ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2644f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2651f0e2dc7SJiawei Lin nSets = sets, 2664f94c0c6SJiawei Lin nWays = ways, 2674f94c0c6SJiawei Lin tagECC = Some("secded"), 2684f94c0c6SJiawei Lin dataECC = Some("secded"), 2694f94c0c6SJiawei Lin replacer = Some("setplru"), 2704f94c0c6SJiawei Lin nMissEntries = 16, 271300ded30SWilliam Wang nProbeEntries = 8, 2720d32f713Shappy-lx nReleaseEntries = 18, 2730d32f713Shappy-lx nMaxPrefetchEntry = 6, 274908b24d8Scz4e enableTagEcc = true, 27572dab974Scz4e enableDataEcc = true, 27672dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 2774f94c0c6SJiawei Lin )) 27834ab1ae9SJiawei Lin )) 2794f94c0c6SJiawei Lin}) 2801f0e2dc7SJiawei Lin 281d5be5d19SJiawei Linclass WithNKBL2 282d5be5d19SJiawei Lin( 283d5be5d19SJiawei Lin n: Int, 284d5be5d19SJiawei Lin ways: Int = 8, 285d5be5d19SJiawei Lin inclusive: Boolean = true, 2864b40434cSzhanglinjuan banks: Int = 1, 2874b40434cSzhanglinjuan tp: Boolean = true 288d5be5d19SJiawei Lin) extends Config((site, here, up) => { 28934ab1ae9SJiawei Lin case XSTileKey => 2909672f0b7Swakafa require(inclusive, "L2 must be inclusive") 29134ab1ae9SJiawei Lin val upParams = up(XSTileKey) 292d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 29334ab1ae9SJiawei Lin upParams.map(p => p.copy( 29415ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 295a1ea7f76SJiawei Lin name = "L2", 296a1ea7f76SJiawei Lin ways = ways, 297a1ea7f76SJiawei Lin sets = l2sets, 29815ee59e4Swakafa clientCaches = Seq(L1Param( 2991f0e2dc7SJiawei Lin "dcache", 300459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 3014f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 302ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 3038a4dab4dSHaoyuan Feng vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)), 304d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 3051f0e2dc7SJiawei Lin )), 306d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 30715ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 3084aa305e9SMa-YX tagECC = Some("secded"), 3094aa305e9SMa-YX dataECC = Some("secded"), 3104aa305e9SMa-YX enableTagECC = true, 3114aa305e9SMa-YX enableDataECC = true, 3124aa305e9SMa-YX dataCheck = Some("oddparity"), 31378a8cd25Szhanglinjuan prefetch = Seq(BOPParameters()) ++ 31478a8cd25Szhanglinjuan (if (tp) Seq(TPParameters()) else Nil) ++ 31578a8cd25Szhanglinjuan (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil), 316363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 317b280e436STang Haojin enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 318b280e436STang Haojin enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 3194e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 32034ab1ae9SJiawei Lin )), 32134ab1ae9SJiawei Lin L2NBanks = banks 322d5be5d19SJiawei Lin )) 323a1ea7f76SJiawei Lin}) 324a1ea7f76SJiawei Lin 325a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 326a1ea7f76SJiawei Lin case SoCParamsKey => 327a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 32834ab1ae9SJiawei Lin val tiles = site(XSTileKey) 329459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 330459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 331459ad1b2SJiawei Lin }.sum 33234ab1ae9SJiawei Lin up(SoCParamsKey).copy( 333a1ea7f76SJiawei Lin L3NBanks = banks, 3344f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 335a1ea7f76SJiawei Lin name = "L3", 336a1ea7f76SJiawei Lin level = 3, 337a1ea7f76SJiawei Lin ways = ways, 338a1ea7f76SJiawei Lin sets = sets, 339a1ea7f76SJiawei Lin inclusive = inclusive, 34034ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 3414f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 3420d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3431f0e2dc7SJiawei Lin }, 344363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 34534ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 34634ab1ae9SJiawei Lin address = 0x39000000, 34734ab1ae9SJiawei Lin numCores = tiles.size 34859239bc9SJiawei Lin )), 349d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 350459ad1b2SJiawei Lin sramClkDivBy2 = true, 3510fbed464SJiawei Lin sramDepthDiv = 4, 352459ad1b2SJiawei Lin tagECC = Some("secded"), 35325cb35b6SJiawei Lin dataECC = Some("secded"), 3540d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3559672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3569672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3575c060727Ssumailyyc )), 3585c060727Ssumailyyc OpenLLCParamsOpt = Some(OpenLLCParam( 3595c060727Ssumailyyc name = "LLC", 3605c060727Ssumailyyc ways = ways, 3615c060727Ssumailyyc sets = sets, 3625c060727Ssumailyyc banks = banks, 3635c060727Ssumailyyc fullAddressBits = 48, 3645c060727Ssumailyyc clientCaches = tiles.map { core => 3655c060727Ssumailyyc val l2params = core.L2CacheParamsOpt.get 3665c060727Ssumailyyc l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 367186eb48dSsumailyyc }, 368186eb48dSsumailyyc enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 369186eb48dSsumailyyc elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 3704f94c0c6SJiawei Lin )) 371a1ea7f76SJiawei Lin ) 372a1ea7f76SJiawei Lin}) 373a1ea7f76SJiawei Lin 374a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 375a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 376a1ea7f76SJiawei Lin) 377a1ea7f76SJiawei Lin 378a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 379a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 380a1ea7f76SJiawei Lin) 381a1ea7f76SJiawei Lin 382a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3831f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 384a1ea7f76SJiawei Lin) 385a1ea7f76SJiawei Lin 386806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 387806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 388806cf375SYinan Xu EnablePerfDebug = false, 389806cf375SYinan Xu ) 390806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 391806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 392806cf375SYinan Xu enablePerf = false, 393806cf375SYinan Xu )), 394806cf375SYinan Xu ) 395806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 396806cf375SYinan Xu p.copy( 397806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 398806cf375SYinan Xu enablePerf = false, 399806cf375SYinan Xu )), 400806cf375SYinan Xu ) 401806cf375SYinan Xu } 402806cf375SYinan Xu}) 403806cf375SYinan Xu 4041f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 4051f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 4069672f0b7Swakafa new WithNKBL2(256, inclusive = true) ++ 4071f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 4081f0e2dc7SJiawei Lin new MinimalConfig(n) 4091f0e2dc7SJiawei Lin) 4101f0e2dc7SJiawei Lin 411496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 4121f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 4139672f0b7Swakafa ++ new WithNKBL2(512, inclusive = true) 4141f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 4151f0e2dc7SJiawei Lin ++ new BaseConfig(n) 416a1ea7f76SJiawei Lin) 417d5be5d19SJiawei Lin 418806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 419806cf375SYinan Xu new WithFuzzer 420806cf375SYinan Xu ++ new DefaultConfig(1) 421806cf375SYinan Xu) 422806cf375SYinan Xu 423496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 4247735eaccSwakafa new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16) 4259672f0b7Swakafa ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 42668838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 427d5be5d19SJiawei Lin ++ new BaseConfig(n) 428d5be5d19SJiawei Lin) 4294b40434cSzhanglinjuan 4304b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => { 4314b40434cSzhanglinjuan case EnableCHI => true 4324b40434cSzhanglinjuan}) 4334b40434cSzhanglinjuan 4344b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config( 4354b40434cSzhanglinjuan new WithCHI 4364b40434cSzhanglinjuan ++ new Config((site, here, up) => { 4374b40434cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 4384b40434cSzhanglinjuan }) 4394b40434cSzhanglinjuan ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false) 44068838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 441182b7eceSzhanglinjuan ++ new DefaultConfig(n) 4424b40434cSzhanglinjuan) 443720dd621STang Haojin 4444e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config( 4454e7f257cSzhanglinjuan new WithCHI 4464e7f257cSzhanglinjuan ++ new Config((site, here, up) => { 4474e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 4484e7f257cSzhanglinjuan }) 4494e7f257cSzhanglinjuan ++ new WithNKBL2(128, inclusive = true, banks = 1, tp = false) 4504e7f257cSzhanglinjuan ++ new WithNKBL1D(32, ways = 4) 4514e7f257cSzhanglinjuan ++ new MinimalConfig(n) 4524e7f257cSzhanglinjuan) 4534e7f257cSzhanglinjuan 454720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config( 455720dd621STang Haojin (new KunminghuV2Config(n)).alter((site, here, up) => { 456720dd621STang Haojin case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 457720dd621STang Haojin }) 458720dd621STang Haojin) 45929ada0eaSYuan-HT 4604e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config( 4614e7f257cSzhanglinjuan (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => { 4624e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 4634e7f257cSzhanglinjuan }) 4644e7f257cSzhanglinjuan) 4654e7f257cSzhanglinjuan 46629ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config( 46729ada0eaSYuan-HT (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6) 46829ada0eaSYuan-HT ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 46968838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 47029ada0eaSYuan-HT ++ new BaseConfig(n)).alter((site, here, up) => { 47129ada0eaSYuan-HT case DebugOptionsKey => up(DebugOptionsKey).copy( 47229ada0eaSYuan-HT AlwaysBasicDiff = false, 47329ada0eaSYuan-HT AlwaysBasicDB = false 47429ada0eaSYuan-HT ) 47529ada0eaSYuan-HT case SoCParamsKey => up(SoCParamsKey).copy( 47629ada0eaSYuan-HT L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 47729ada0eaSYuan-HT sramClkDivBy2 = false, 47829ada0eaSYuan-HT )), 47929ada0eaSYuan-HT ) 48029ada0eaSYuan-HT }) 48129ada0eaSYuan-HT) 482aecf601eSKamimiao 483aecf601eSKamimiaoclass FpgaDiffDefaultConfig(n: Int = 1) extends Config( 484aecf601eSKamimiao (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6) 485aecf601eSKamimiao ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 486aecf601eSKamimiao ++ new WithNKBL1D(64, ways = 8) 487aecf601eSKamimiao ++ new BaseConfig(n)).alter((site, here, up) => { 488aecf601eSKamimiao case DebugOptionsKey => up(DebugOptionsKey).copy( 489aecf601eSKamimiao AlwaysBasicDiff = true, 490aecf601eSKamimiao AlwaysBasicDB = false 491aecf601eSKamimiao ) 492aecf601eSKamimiao case SoCParamsKey => up(SoCParamsKey).copy( 493aecf601eSKamimiao L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 494aecf601eSKamimiao sramClkDivBy2 = false, 495aecf601eSKamimiao )), 496aecf601eSKamimiao ) 497aecf601eSKamimiao }) 498aecf601eSKamimiao) 499