1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 2345c767e3SLinJiaweiimport system._ 2445c767e3SLinJiaweiimport chipsalliance.rocketchip.config._ 2545c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 261f0e2dc7SJiawei Linimport xiangshan.frontend.ICacheParameters 27d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 28d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits 2945c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 303a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters 311f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 32a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 33a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 341f0e2dc7SJiawei Linimport huancun._ 3545c767e3SLinJiawei 361f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 3745c767e3SLinJiawei case XLen => 64 3845c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 39*34ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 40*34ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 41d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 42d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 43d4aca96cSlqre case JtagDTMKey => JtagDTMKey 44d4aca96cSlqre case MaxHartIdBits => 2 45d4aca96cSlqre case EnableJtag => false.B 4645c767e3SLinJiawei}) 4745c767e3SLinJiawei 4805f23f57SWilliam Wang// Synthesizable minimal XiangShan 4905f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5005f23f57SWilliam Wang// * L1 cache included 5105f23f57SWilliam Wang// * L2 cache NOT included 5205f23f57SWilliam Wang// * L3 cache included 5345c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 541f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 55*34ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 56*34ab1ae9SJiawei Lin _.copy( 5705f23f57SWilliam Wang DecodeWidth = 2, 5805f23f57SWilliam Wang RenameWidth = 2, 5905f23f57SWilliam Wang FetchWidth = 4, 6045c767e3SLinJiawei IssQueSize = 8, 613a6496e9SYinan Xu NRPhyRegs = 64, 6245c767e3SLinJiawei LoadQueueSize = 16, 633a6496e9SYinan Xu StoreQueueSize = 12, 649aca92b9SYinan Xu RobSize = 32, 653a6496e9SYinan Xu FtqSize = 8, 6645c767e3SLinJiawei IBufSize = 16, 6705f23f57SWilliam Wang StoreBufferSize = 4, 6805f23f57SWilliam Wang StoreBufferThreshold = 3, 6945c767e3SLinJiawei dpParams = DispatchParameters( 703a6496e9SYinan Xu IntDqSize = 12, 713a6496e9SYinan Xu FpDqSize = 12, 723a6496e9SYinan Xu LsDqSize = 12, 7345c767e3SLinJiawei IntDqDeqWidth = 4, 7445c767e3SLinJiawei FpDqDeqWidth = 4, 7545c767e3SLinJiawei LsDqDeqWidth = 4 7645c767e3SLinJiawei ), 773a6496e9SYinan Xu exuParameters = ExuParameters( 783a6496e9SYinan Xu JmpCnt = 1, 793a6496e9SYinan Xu AluCnt = 2, 803a6496e9SYinan Xu MulCnt = 0, 813a6496e9SYinan Xu MduCnt = 1, 823a6496e9SYinan Xu FmacCnt = 1, 833a6496e9SYinan Xu FmiscCnt = 1, 843a6496e9SYinan Xu FmiscDivSqrtCnt = 0, 853a6496e9SYinan Xu LduCnt = 2, 863a6496e9SYinan Xu StuCnt = 2 873a6496e9SYinan Xu ), 8805f23f57SWilliam Wang icacheParameters = ICacheParameters( 893a6496e9SYinan Xu nSets = 64, // 16KB ICache 9005f23f57SWilliam Wang tagECC = Some("parity"), 9105f23f57SWilliam Wang dataECC = Some("parity"), 9205f23f57SWilliam Wang replacer = Some("setplru"), 9305f23f57SWilliam Wang nMissEntries = 2 9405f23f57SWilliam Wang ), 954f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 964f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 973a6496e9SYinan Xu nWays = 8, 9805f23f57SWilliam Wang tagECC = Some("secded"), 9905f23f57SWilliam Wang dataECC = Some("secded"), 10005f23f57SWilliam Wang replacer = Some("setplru"), 10105f23f57SWilliam Wang nMissEntries = 4, 10205f23f57SWilliam Wang nProbeEntries = 4, 103ad3ba452Szhanglinjuan nReleaseEntries = 8, 1044f94c0c6SJiawei Lin )), 10545c767e3SLinJiawei EnableBPD = false, // disable TAGE 10645c767e3SLinJiawei EnableLoop = false, 107a0301c0dSLemover itlbParameters = TLBParameters( 108a0301c0dSLemover name = "itlb", 109a0301c0dSLemover fetchi = true, 110a0301c0dSLemover useDmode = false, 111a0301c0dSLemover sameCycle = true, 112a0301c0dSLemover normalReplacer = Some("plru"), 113a0301c0dSLemover superReplacer = Some("plru"), 114a0301c0dSLemover normalNWays = 4, 115a0301c0dSLemover normalNSets = 1, 116a0301c0dSLemover superNWays = 2, 117a0301c0dSLemover shouldBlock = true 118a0301c0dSLemover ), 119a0301c0dSLemover ldtlbParameters = TLBParameters( 120a0301c0dSLemover name = "ldtlb", 121a0301c0dSLemover normalNSets = 4, // when da or sa 122a0301c0dSLemover normalNWays = 1, // when fa or sa 123a0301c0dSLemover normalAssociative = "sa", 124a0301c0dSLemover normalReplacer = Some("setplru"), 125a0301c0dSLemover superNWays = 4, 126a0301c0dSLemover normalAsVictim = true, 127a0301c0dSLemover outReplace = true 128a0301c0dSLemover ), 129a0301c0dSLemover sttlbParameters = TLBParameters( 130a0301c0dSLemover name = "sttlb", 131a0301c0dSLemover normalNSets = 4, // when da or sa 132a0301c0dSLemover normalNWays = 1, // when fa or sa 133a0301c0dSLemover normalAssociative = "sa", 134a0301c0dSLemover normalReplacer = Some("setplru"), 135a0301c0dSLemover normalAsVictim = true, 136a0301c0dSLemover superNWays = 4, 137a0301c0dSLemover outReplace = true 138a0301c0dSLemover ), 139a0301c0dSLemover btlbParameters = TLBParameters( 140a0301c0dSLemover name = "btlb", 141a0301c0dSLemover normalNSets = 1, 142a0301c0dSLemover normalNWays = 8, 143a0301c0dSLemover superNWays = 2 144a0301c0dSLemover ), 1455854c1edSLemover l2tlbParameters = L2TLBParameters( 1465854c1edSLemover l1Size = 4, 1475854c1edSLemover l2nSets = 4, 1485854c1edSLemover l2nWays = 4, 1495854c1edSLemover l3nSets = 4, 1505854c1edSLemover l3nWays = 8, 1515854c1edSLemover spSize = 2, 1525854c1edSLemover ), 1534f94c0c6SJiawei Lin L2CacheParamsOpt = None // remove L2 Cache 154*34ab1ae9SJiawei Lin ) 155*34ab1ae9SJiawei Lin ) 156*34ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 1574f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 158a1ea7f76SJiawei Lin sets = 1024 1594f94c0c6SJiawei Lin )), 160a1ea7f76SJiawei Lin L3NBanks = 1 16105f23f57SWilliam Wang ) 16205f23f57SWilliam Wang }) 16305f23f57SWilliam Wang) 16405f23f57SWilliam Wang 16505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 16605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 16705f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 168*34ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 1694f94c0c6SJiawei Lin dcacheParametersOpt = None, 1704f94c0c6SJiawei Lin softPTW = true 171*34ab1ae9SJiawei Lin )) 172*34ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 1734f94c0c6SJiawei Lin L3CacheParamsOpt = None 17445c767e3SLinJiawei ) 17545c767e3SLinJiawei }) 17645c767e3SLinJiawei) 17788825c5cSYinan Xu 1781f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 179*34ab1ae9SJiawei Lin case XSTileKey => 1801f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 181*34ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 1824f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1831f0e2dc7SJiawei Lin nSets = sets, 1844f94c0c6SJiawei Lin nWays = ways, 1854f94c0c6SJiawei Lin tagECC = Some("secded"), 1864f94c0c6SJiawei Lin dataECC = Some("secded"), 1874f94c0c6SJiawei Lin replacer = Some("setplru"), 1884f94c0c6SJiawei Lin nMissEntries = 16, 1894f94c0c6SJiawei Lin nProbeEntries = 16, 190ad3ba452Szhanglinjuan nReleaseEntries = 32 1914f94c0c6SJiawei Lin )) 192*34ab1ae9SJiawei Lin )) 1934f94c0c6SJiawei Lin}) 1941f0e2dc7SJiawei Lin 195d5be5d19SJiawei Linclass WithNKBL2 196d5be5d19SJiawei Lin( 197d5be5d19SJiawei Lin n: Int, 198d5be5d19SJiawei Lin ways: Int = 8, 199d5be5d19SJiawei Lin inclusive: Boolean = true, 200d5be5d19SJiawei Lin banks: Int = 1, 201d5be5d19SJiawei Lin alwaysReleaseData: Boolean = false 202d5be5d19SJiawei Lin) extends Config((site, here, up) => { 203*34ab1ae9SJiawei Lin case XSTileKey => 204*34ab1ae9SJiawei Lin val upParams = up(XSTileKey) 205d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 206*34ab1ae9SJiawei Lin upParams.map(p => p.copy( 2074f94c0c6SJiawei Lin L2CacheParamsOpt = Some(HCCacheParameters( 208a1ea7f76SJiawei Lin name = "L2", 209a1ea7f76SJiawei Lin level = 2, 210a1ea7f76SJiawei Lin ways = ways, 211a1ea7f76SJiawei Lin sets = l2sets, 212a1ea7f76SJiawei Lin inclusive = inclusive, 2131f0e2dc7SJiawei Lin alwaysReleaseData = alwaysReleaseData, 2141f0e2dc7SJiawei Lin clientCaches = Seq(CacheParameters( 2151f0e2dc7SJiawei Lin "dcache", 2164f94c0c6SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets, 2174f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 2184f94c0c6SJiawei Lin aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt 2191f0e2dc7SJiawei Lin )), 2201f0e2dc7SJiawei Lin reqField = Seq(PreferCacheField()), 2211f0e2dc7SJiawei Lin echoField = Seq(DirtyField()), 2221f0e2dc7SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()), 2231f0e2dc7SJiawei Lin enablePerf = true 224*34ab1ae9SJiawei Lin )), 225*34ab1ae9SJiawei Lin L2NBanks = banks 226d5be5d19SJiawei Lin )) 227a1ea7f76SJiawei Lin}) 228a1ea7f76SJiawei Lin 229a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 230a1ea7f76SJiawei Lin case SoCParamsKey => 231a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 232*34ab1ae9SJiawei Lin val tiles = site(XSTileKey) 233*34ab1ae9SJiawei Lin up(SoCParamsKey).copy( 234a1ea7f76SJiawei Lin L3NBanks = banks, 2354f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 236a1ea7f76SJiawei Lin name = "L3", 237a1ea7f76SJiawei Lin level = 3, 238a1ea7f76SJiawei Lin ways = ways, 239a1ea7f76SJiawei Lin sets = sets, 240a1ea7f76SJiawei Lin inclusive = inclusive, 241*34ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2424f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 24373be64b3SJiawei Lin l2params.copy(sets = 2 * l2params.sets, ways = l2params.ways) 2441f0e2dc7SJiawei Lin }, 245*34ab1ae9SJiawei Lin enablePerf = true, 246*34ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 247*34ab1ae9SJiawei Lin address = 0x39000000, 248*34ab1ae9SJiawei Lin numCores = tiles.size 249*34ab1ae9SJiawei Lin )) 2504f94c0c6SJiawei Lin )) 251a1ea7f76SJiawei Lin ) 252a1ea7f76SJiawei Lin}) 253a1ea7f76SJiawei Lin 254a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 255a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 256a1ea7f76SJiawei Lin) 257a1ea7f76SJiawei Lin 258a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 259a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 260a1ea7f76SJiawei Lin) 261a1ea7f76SJiawei Lin 262a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 2631f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 264a1ea7f76SJiawei Lin) 265a1ea7f76SJiawei Lin 2661f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 2671f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 2681f0e2dc7SJiawei Lin new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++ 2691f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 2701f0e2dc7SJiawei Lin new MinimalConfig(n) 2711f0e2dc7SJiawei Lin) 2721f0e2dc7SJiawei Lin 273496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 2741f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 2751f0e2dc7SJiawei Lin ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true) 2761f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 2771f0e2dc7SJiawei Lin ++ new BaseConfig(n) 278a1ea7f76SJiawei Lin) 279d5be5d19SJiawei Lin 280496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 28173be64b3SJiawei Lin new WithNKBL3(10 * 1024, inclusive = false, banks = 4, ways = 10) 282d5be5d19SJiawei Lin ++ new WithNKBL2(2 * 512, inclusive = false, banks = 2, alwaysReleaseData = true) 283d5be5d19SJiawei Lin ++ new WithNKBL1D(128) 284d5be5d19SJiawei Lin ++ new BaseConfig(n) 285d5be5d19SJiawei Lin) 286