1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 2345c767e3SLinJiaweiimport system._ 2445c767e3SLinJiaweiimport chipsalliance.rocketchip.config._ 2545c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 261d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 27d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 28d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits 2945c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 303a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters 311f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 32a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 33a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 341f0e2dc7SJiawei Linimport huancun._ 3545c767e3SLinJiawei 361f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 3745c767e3SLinJiawei case XLen => 64 3845c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 3934ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4098c71602SJiawei Lin case PMParameKey => PMParameters() 4134ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 42d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 43d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 44d4aca96cSlqre case JtagDTMKey => JtagDTMKey 45d4aca96cSlqre case MaxHartIdBits => 2 46f1c56d6cSLi Qianruo case EnableJtag => true.B 4745c767e3SLinJiawei}) 4845c767e3SLinJiawei 4905f23f57SWilliam Wang// Synthesizable minimal XiangShan 5005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5105f23f57SWilliam Wang// * L1 cache included 5205f23f57SWilliam Wang// * L2 cache NOT included 5305f23f57SWilliam Wang// * L3 cache included 5445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 551f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 5634ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 5734ab1ae9SJiawei Lin _.copy( 5805f23f57SWilliam Wang DecodeWidth = 2, 5905f23f57SWilliam Wang RenameWidth = 2, 6005f23f57SWilliam Wang FetchWidth = 4, 6145c767e3SLinJiawei IssQueSize = 8, 623a6496e9SYinan Xu NRPhyRegs = 64, 6345c767e3SLinJiawei LoadQueueSize = 16, 643a6496e9SYinan Xu StoreQueueSize = 12, 659aca92b9SYinan Xu RobSize = 32, 663a6496e9SYinan Xu FtqSize = 8, 6745c767e3SLinJiawei IBufSize = 16, 6805f23f57SWilliam Wang StoreBufferSize = 4, 6905f23f57SWilliam Wang StoreBufferThreshold = 3, 7045c767e3SLinJiawei dpParams = DispatchParameters( 713a6496e9SYinan Xu IntDqSize = 12, 723a6496e9SYinan Xu FpDqSize = 12, 733a6496e9SYinan Xu LsDqSize = 12, 7445c767e3SLinJiawei IntDqDeqWidth = 4, 7545c767e3SLinJiawei FpDqDeqWidth = 4, 7645c767e3SLinJiawei LsDqDeqWidth = 4 7745c767e3SLinJiawei ), 783a6496e9SYinan Xu exuParameters = ExuParameters( 793a6496e9SYinan Xu JmpCnt = 1, 803a6496e9SYinan Xu AluCnt = 2, 813a6496e9SYinan Xu MulCnt = 0, 823a6496e9SYinan Xu MduCnt = 1, 833a6496e9SYinan Xu FmacCnt = 1, 843a6496e9SYinan Xu FmiscCnt = 1, 853a6496e9SYinan Xu FmiscDivSqrtCnt = 0, 863a6496e9SYinan Xu LduCnt = 2, 873a6496e9SYinan Xu StuCnt = 2 883a6496e9SYinan Xu ), 8905f23f57SWilliam Wang icacheParameters = ICacheParameters( 903a6496e9SYinan Xu nSets = 64, // 16KB ICache 9105f23f57SWilliam Wang tagECC = Some("parity"), 9205f23f57SWilliam Wang dataECC = Some("parity"), 9305f23f57SWilliam Wang replacer = Some("setplru"), 941d8f4dcbSJay nMissEntries = 2, 9500240ba6SJay nReleaseEntries = 1, 967052722fSJay nProbeEntries = 2, 97a108d429SJay nPrefetchEntries = 2, 987052722fSJay hasPrefetch = false 9905f23f57SWilliam Wang ), 1004f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1014f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1023a6496e9SYinan Xu nWays = 8, 10305f23f57SWilliam Wang tagECC = Some("secded"), 10405f23f57SWilliam Wang dataECC = Some("secded"), 10505f23f57SWilliam Wang replacer = Some("setplru"), 10605f23f57SWilliam Wang nMissEntries = 4, 10705f23f57SWilliam Wang nProbeEntries = 4, 108ad3ba452Szhanglinjuan nReleaseEntries = 8, 1094f94c0c6SJiawei Lin )), 11045c767e3SLinJiawei EnableBPD = false, // disable TAGE 11145c767e3SLinJiawei EnableLoop = false, 112a0301c0dSLemover itlbParameters = TLBParameters( 113a0301c0dSLemover name = "itlb", 114a0301c0dSLemover fetchi = true, 115a0301c0dSLemover useDmode = false, 1162a3050c2SJay sameCycle = false, 1172a3050c2SJay missSameCycle = true, 118a0301c0dSLemover normalReplacer = Some("plru"), 119a0301c0dSLemover superReplacer = Some("plru"), 120a0301c0dSLemover normalNWays = 4, 121a0301c0dSLemover normalNSets = 1, 122a0301c0dSLemover superNWays = 2, 123a0301c0dSLemover shouldBlock = true 124a0301c0dSLemover ), 125a0301c0dSLemover ldtlbParameters = TLBParameters( 126a0301c0dSLemover name = "ldtlb", 127a0301c0dSLemover normalNSets = 4, // when da or sa 128a0301c0dSLemover normalNWays = 1, // when fa or sa 129a0301c0dSLemover normalAssociative = "sa", 130a0301c0dSLemover normalReplacer = Some("setplru"), 131a0301c0dSLemover superNWays = 4, 132a0301c0dSLemover normalAsVictim = true, 1335b7ef044SLemover partialStaticPMP = true, 134a0301c0dSLemover outReplace = true 135a0301c0dSLemover ), 136a0301c0dSLemover sttlbParameters = TLBParameters( 137a0301c0dSLemover name = "sttlb", 138a0301c0dSLemover normalNSets = 4, // when da or sa 139a0301c0dSLemover normalNWays = 1, // when fa or sa 140a0301c0dSLemover normalAssociative = "sa", 141a0301c0dSLemover normalReplacer = Some("setplru"), 142a0301c0dSLemover normalAsVictim = true, 143a0301c0dSLemover superNWays = 4, 1445b7ef044SLemover partialStaticPMP = true, 145a0301c0dSLemover outReplace = true 146a0301c0dSLemover ), 147a0301c0dSLemover btlbParameters = TLBParameters( 148a0301c0dSLemover name = "btlb", 149a0301c0dSLemover normalNSets = 1, 150a0301c0dSLemover normalNWays = 8, 151a0301c0dSLemover superNWays = 2 152a0301c0dSLemover ), 1535854c1edSLemover l2tlbParameters = L2TLBParameters( 1545854c1edSLemover l1Size = 4, 1555854c1edSLemover l2nSets = 4, 1565854c1edSLemover l2nWays = 4, 1575854c1edSLemover l3nSets = 4, 1585854c1edSLemover l3nWays = 8, 1595854c1edSLemover spSize = 2, 1605854c1edSLemover ), 1614f94c0c6SJiawei Lin L2CacheParamsOpt = None // remove L2 Cache 16234ab1ae9SJiawei Lin ) 16334ab1ae9SJiawei Lin ) 16434ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 1654f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 166a1ea7f76SJiawei Lin sets = 1024 1674f94c0c6SJiawei Lin )), 168a1ea7f76SJiawei Lin L3NBanks = 1 16905f23f57SWilliam Wang ) 17005f23f57SWilliam Wang }) 17105f23f57SWilliam Wang) 17205f23f57SWilliam Wang 17305f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 17405f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 17505f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 17634ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 1774f94c0c6SJiawei Lin dcacheParametersOpt = None, 1784f94c0c6SJiawei Lin softPTW = true 17934ab1ae9SJiawei Lin )) 18034ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 1814f94c0c6SJiawei Lin L3CacheParamsOpt = None 18245c767e3SLinJiawei ) 18345c767e3SLinJiawei }) 18445c767e3SLinJiawei) 18588825c5cSYinan Xu 1861f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 18734ab1ae9SJiawei Lin case XSTileKey => 1881f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 18934ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 1904f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1911f0e2dc7SJiawei Lin nSets = sets, 1924f94c0c6SJiawei Lin nWays = ways, 1934f94c0c6SJiawei Lin tagECC = Some("secded"), 1944f94c0c6SJiawei Lin dataECC = Some("secded"), 1954f94c0c6SJiawei Lin replacer = Some("setplru"), 1964f94c0c6SJiawei Lin nMissEntries = 16, 197300ded30SWilliam Wang nProbeEntries = 8, 198300ded30SWilliam Wang nReleaseEntries = 18 1994f94c0c6SJiawei Lin )) 20034ab1ae9SJiawei Lin )) 2014f94c0c6SJiawei Lin}) 2021f0e2dc7SJiawei Lin 203d5be5d19SJiawei Linclass WithNKBL2 204d5be5d19SJiawei Lin( 205d5be5d19SJiawei Lin n: Int, 206d5be5d19SJiawei Lin ways: Int = 8, 207d5be5d19SJiawei Lin inclusive: Boolean = true, 208d5be5d19SJiawei Lin banks: Int = 1, 209d5be5d19SJiawei Lin alwaysReleaseData: Boolean = false 210d5be5d19SJiawei Lin) extends Config((site, here, up) => { 21134ab1ae9SJiawei Lin case XSTileKey => 21234ab1ae9SJiawei Lin val upParams = up(XSTileKey) 213d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 21434ab1ae9SJiawei Lin upParams.map(p => p.copy( 2154f94c0c6SJiawei Lin L2CacheParamsOpt = Some(HCCacheParameters( 216a1ea7f76SJiawei Lin name = "L2", 217a1ea7f76SJiawei Lin level = 2, 218a1ea7f76SJiawei Lin ways = ways, 219a1ea7f76SJiawei Lin sets = l2sets, 220a1ea7f76SJiawei Lin inclusive = inclusive, 2211f0e2dc7SJiawei Lin alwaysReleaseData = alwaysReleaseData, 2221f0e2dc7SJiawei Lin clientCaches = Seq(CacheParameters( 2231f0e2dc7SJiawei Lin "dcache", 224459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2254f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 2264f94c0c6SJiawei Lin aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt 2271f0e2dc7SJiawei Lin )), 2281f0e2dc7SJiawei Lin reqField = Seq(PreferCacheField()), 2291f0e2dc7SJiawei Lin echoField = Seq(DirtyField()), 2301f0e2dc7SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()), 231459ad1b2SJiawei Lin enablePerf = true, 2320fbed464SJiawei Lin sramDepthDiv = 2, 233459ad1b2SJiawei Lin tagECC = Some("secded"), 234*25cb35b6SJiawei Lin dataECC = Some("secded"), 235*25cb35b6SJiawei Lin simulation = !site(DebugOptionsKey).FPGAPlatform 23634ab1ae9SJiawei Lin )), 23734ab1ae9SJiawei Lin L2NBanks = banks 238d5be5d19SJiawei Lin )) 239a1ea7f76SJiawei Lin}) 240a1ea7f76SJiawei Lin 241a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 242a1ea7f76SJiawei Lin case SoCParamsKey => 243a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 24434ab1ae9SJiawei Lin val tiles = site(XSTileKey) 245459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 246459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 247459ad1b2SJiawei Lin }.sum 24834ab1ae9SJiawei Lin up(SoCParamsKey).copy( 249a1ea7f76SJiawei Lin L3NBanks = banks, 2504f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 251a1ea7f76SJiawei Lin name = "L3", 252a1ea7f76SJiawei Lin level = 3, 253a1ea7f76SJiawei Lin ways = ways, 254a1ea7f76SJiawei Lin sets = sets, 255a1ea7f76SJiawei Lin inclusive = inclusive, 25634ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2574f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 258459ad1b2SJiawei Lin l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 2591f0e2dc7SJiawei Lin }, 26034ab1ae9SJiawei Lin enablePerf = true, 26134ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 26234ab1ae9SJiawei Lin address = 0x39000000, 26334ab1ae9SJiawei Lin numCores = tiles.size 26459239bc9SJiawei Lin )), 265459ad1b2SJiawei Lin sramClkDivBy2 = true, 2660fbed464SJiawei Lin sramDepthDiv = 4, 267459ad1b2SJiawei Lin tagECC = Some("secded"), 268*25cb35b6SJiawei Lin dataECC = Some("secded"), 269*25cb35b6SJiawei Lin simulation = !site(DebugOptionsKey).FPGAPlatform 2704f94c0c6SJiawei Lin )) 271a1ea7f76SJiawei Lin ) 272a1ea7f76SJiawei Lin}) 273a1ea7f76SJiawei Lin 274a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 275a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 276a1ea7f76SJiawei Lin) 277a1ea7f76SJiawei Lin 278a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 279a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 280a1ea7f76SJiawei Lin) 281a1ea7f76SJiawei Lin 282a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 2831f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 284a1ea7f76SJiawei Lin) 285a1ea7f76SJiawei Lin 2861f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 2871f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 2881f0e2dc7SJiawei Lin new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++ 2891f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 2901f0e2dc7SJiawei Lin new MinimalConfig(n) 2911f0e2dc7SJiawei Lin) 2921f0e2dc7SJiawei Lin 293496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 2941f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 2951f0e2dc7SJiawei Lin ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true) 2961f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 2971f0e2dc7SJiawei Lin ++ new BaseConfig(n) 298a1ea7f76SJiawei Lin) 299d5be5d19SJiawei Lin 300496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 3010fbed464SJiawei Lin new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6) 30259239bc9SJiawei Lin ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4, alwaysReleaseData = true) 303d5be5d19SJiawei Lin ++ new WithNKBL1D(128) 304d5be5d19SJiawei Lin ++ new BaseConfig(n) 305d5be5d19SJiawei Lin) 306