xref: /XiangShan/src/main/scala/top/Configs.scala (revision 1fb367ea45bb0f79bc1282bc58a2de040e1d0782)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
258891a219SYinan Xuimport org.chipsalliance.cde.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen}
303b739f49SXuan Huimport system._
313b739f49SXuan Huimport utility._
323b739f49SXuan Huimport utils._
333b739f49SXuan Huimport huancun._
343b739f49SXuan Huimport xiangshan._
3545c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
36730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams}
371f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
38a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
39a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
401f0e2dc7SJiawei Linimport huancun._
4115ee59e4Swakafaimport coupledL2._
42*1fb367eaSChen Xiimport coupledL2.prefetch._
433b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
4445c767e3SLinJiawei
451f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
4645c767e3SLinJiawei  case XLen => 64
4745c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4834ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4998c71602SJiawei Lin  case PMParameKey => PMParameters()
5034ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
51d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
52d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
53d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
54b628978eSTang Haojin  case MaxHartIdBits => log2Up(n) max 6
55f1c56d6cSLi Qianruo  case EnableJtag => true.B
5645c767e3SLinJiawei})
5745c767e3SLinJiawei
5805f23f57SWilliam Wang// Synthesizable minimal XiangShan
5905f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
6005f23f57SWilliam Wang// * L1 cache included
6105f23f57SWilliam Wang// * L2 cache NOT included
6205f23f57SWilliam Wang// * L3 cache included
6345c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
641f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
6534ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
66d2945707SHuijin Li      p => p.copy(
67586d5e3dSxiaofeibao-xjtu        DecodeWidth = 6,
68586d5e3dSxiaofeibao-xjtu        RenameWidth = 6,
69780712aaSxiaofeibao-xjtu        RobCommitWidth = 8,
7005f23f57SWilliam Wang        FetchWidth = 4,
71531c40faSsinceforYy        VirtualLoadQueueSize = 24,
7293cef32dSAnzooooo        LoadQueueRARSize = 24,
73e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
74531c40faSsinceforYy        LoadQueueReplaySize = 24,
75e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
76e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
77e4f69d78Ssfencevma        RollbackGroupSize = 8,
784b04d871Sweiding liu        StoreQueueSize = 20,
79e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
80e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
81b2d6d8e7Sgood-circle        // ============ VLSU ============
82b2d6d8e7Sgood-circle        VlMergeBufferSize = 8,
83b2d6d8e7Sgood-circle        VsMergeBufferSize = 8,
843b213d10Sgood-circle        UopWritebackWidth = 2,
85b2d6d8e7Sgood-circle        SplitBufferSize = 8,
86b2d6d8e7Sgood-circle        // ==============================
8746186129SZiyue Zhang        RobSize = 48,
8820a5248fSzhanglinjuan        RabSize = 96,
893a6496e9SYinan Xu        FtqSize = 8,
90586d5e3dSxiaofeibao-xjtu        IBufSize = 24,
91586d5e3dSxiaofeibao-xjtu        IBufNBank = 6,
9205f23f57SWilliam Wang        StoreBufferSize = 4,
9305f23f57SWilliam Wang        StoreBufferThreshold = 3,
9445619a2fSweiding liu        IssueQueueSize = 10,
9528607074Ssinsanction        IssueQueueCompEntrySize = 4,
9645c767e3SLinJiawei        dpParams = DispatchParameters(
973a6496e9SYinan Xu          IntDqSize = 12,
983a6496e9SYinan Xu          FpDqSize = 12,
993a6496e9SYinan Xu          LsDqSize = 12,
100ff3fcdf1Sxiaofeibao-xjtu          IntDqDeqWidth = 8,
10160f0c5aeSxiaofeibao          FpDqDeqWidth = 6,
10260f0c5aeSxiaofeibao          VecDqDeqWidth = 6,
103ecfc6f16SXuan Hu          LsDqDeqWidth = 6
10445c767e3SLinJiawei        ),
1053b739f49SXuan Hu        intPreg = IntPregParams(
10639c59369SXuan Hu          numEntries = 64,
107e66fe2b1SZifei Zhang          numRead = None,
108e66fe2b1SZifei Zhang          numWrite = None,
1093b739f49SXuan Hu        ),
1103b739f49SXuan Hu        vfPreg = VfPregParams(
111e25c13faSXuan Hu          numEntries = 160,
112f9145651Schengguanghui          numRead = None,
113e66fe2b1SZifei Zhang          numWrite = None,
1143a6496e9SYinan Xu        ),
11505f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1163a6496e9SYinan Xu          nSets = 64, // 16KB ICache
11705f23f57SWilliam Wang          tagECC = Some("parity"),
11805f23f57SWilliam Wang          dataECC = Some("parity"),
11905f23f57SWilliam Wang          replacer = Some("setplru"),
1201d8f4dcbSJay          nMissEntries = 2,
12100240ba6SJay          nReleaseEntries = 1,
1227052722fSJay          nProbeEntries = 2,
12358c354d0Sssszwic          // fdip
12458c354d0Sssszwic          enableICachePrefetch = true,
12558c354d0Sssszwic          prefetchToL1 = false,
12605f23f57SWilliam Wang        ),
1274f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1284f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1293a6496e9SYinan Xu          nWays = 8,
13005f23f57SWilliam Wang          tagECC = Some("secded"),
13105f23f57SWilliam Wang          dataECC = Some("secded"),
13205f23f57SWilliam Wang          replacer = Some("setplru"),
13305f23f57SWilliam Wang          nMissEntries = 4,
13405f23f57SWilliam Wang          nProbeEntries = 4,
135ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1360d32f713Shappy-lx          nMaxPrefetchEntry = 2,
1374f94c0c6SJiawei Lin        )),
13845c767e3SLinJiawei        EnableBPD = false, // disable TAGE
13945c767e3SLinJiawei        EnableLoop = false,
140a0301c0dSLemover        itlbParameters = TLBParameters(
141a0301c0dSLemover          name = "itlb",
142a0301c0dSLemover          fetchi = true,
143a0301c0dSLemover          useDmode = false,
144f9ac118cSHaoyuan Feng          NWays = 4,
145a0301c0dSLemover        ),
146a0301c0dSLemover        ldtlbParameters = TLBParameters(
147a0301c0dSLemover          name = "ldtlb",
148f9ac118cSHaoyuan Feng          NWays = 4,
1495b7ef044SLemover          partialStaticPMP = true,
150f1fe8698SLemover          outsideRecvFlush = true,
15126af847eSgood-circle          outReplace = false,
15226af847eSgood-circle          lgMaxSize = 4
153a0301c0dSLemover        ),
154a0301c0dSLemover        sttlbParameters = TLBParameters(
155a0301c0dSLemover          name = "sttlb",
156f9ac118cSHaoyuan Feng          NWays = 4,
1575b7ef044SLemover          partialStaticPMP = true,
158f1fe8698SLemover          outsideRecvFlush = true,
15926af847eSgood-circle          outReplace = false,
16026af847eSgood-circle          lgMaxSize = 4
161a0301c0dSLemover        ),
1628f1fa9b1Ssfencevma        hytlbParameters = TLBParameters(
1638f1fa9b1Ssfencevma          name = "hytlb",
1648f1fa9b1Ssfencevma          NWays = 4,
1658f1fa9b1Ssfencevma          partialStaticPMP = true,
1668f1fa9b1Ssfencevma          outsideRecvFlush = true,
16726af847eSgood-circle          outReplace = false,
16826af847eSgood-circle          lgMaxSize = 4
1698f1fa9b1Ssfencevma        ),
17063632028SHaoyuan Feng        pftlbParameters = TLBParameters(
17163632028SHaoyuan Feng          name = "pftlb",
172f9ac118cSHaoyuan Feng          NWays = 4,
17363632028SHaoyuan Feng          partialStaticPMP = true,
17463632028SHaoyuan Feng          outsideRecvFlush = true,
17526af847eSgood-circle          outReplace = false,
17626af847eSgood-circle          lgMaxSize = 4
17763632028SHaoyuan Feng        ),
178a0301c0dSLemover        btlbParameters = TLBParameters(
179a0301c0dSLemover          name = "btlb",
180f9ac118cSHaoyuan Feng          NWays = 4,
181a0301c0dSLemover        ),
1825854c1edSLemover        l2tlbParameters = L2TLBParameters(
1835854c1edSLemover          l1Size = 4,
1845854c1edSLemover          l2nSets = 4,
1855854c1edSLemover          l2nWays = 4,
1865854c1edSLemover          l3nSets = 4,
1875854c1edSLemover          l3nWays = 8,
1885854c1edSLemover          spSize = 2,
1895854c1edSLemover        ),
19015ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
19115ee59e4Swakafa          name = "L2",
19215ee59e4Swakafa          ways = 8,
19315ee59e4Swakafa          sets = 128,
19415ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
195*1fb367eaSChen Xi          prefetch = Nil,
196d2945707SHuijin Li          clientCaches = Seq(L1Param(
197d2945707SHuijin Li            "dcache",
198d2945707SHuijin Li            isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
19915ee59e4Swakafa          )),
2004b40434cSzhanglinjuan        )),
20115ee59e4Swakafa        L2NBanks = 2,
2024722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
20334ab1ae9SJiawei Lin      )
20434ab1ae9SJiawei Lin    )
20592a50c73Swakafa    case SoCParamsKey =>
20692a50c73Swakafa      val tiles = site(XSTileKey)
20792a50c73Swakafa      up(SoCParamsKey).copy(
2084f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2095f79ba13Swakafa          sets = 1024,
21092a50c73Swakafa          inclusive = false,
21115ee59e4Swakafa          clientCaches = tiles.map{ core =>
21215ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
21315ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
21415ee59e4Swakafa            }.sum
21515ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
21615ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
21792a50c73Swakafa          },
2180d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2190d32f713Shappy-lx          prefetch = None
2204f94c0c6SJiawei Lin        )),
221a1ea7f76SJiawei Lin        L3NBanks = 1
22205f23f57SWilliam Wang      )
22305f23f57SWilliam Wang  })
22405f23f57SWilliam Wang)
22505f23f57SWilliam Wang
22605f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
22705f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
22805f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
22934ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2304f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2314f94c0c6SJiawei Lin      softPTW = true
23234ab1ae9SJiawei Lin    ))
23334ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2344f94c0c6SJiawei Lin      L3CacheParamsOpt = None
23545c767e3SLinJiawei    )
23645c767e3SLinJiawei  })
23745c767e3SLinJiawei)
23888825c5cSYinan Xu
2391f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
24034ab1ae9SJiawei Lin  case XSTileKey =>
2411f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
24234ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2434f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2441f0e2dc7SJiawei Lin        nSets = sets,
2454f94c0c6SJiawei Lin        nWays = ways,
2464f94c0c6SJiawei Lin        tagECC = Some("secded"),
2474f94c0c6SJiawei Lin        dataECC = Some("secded"),
2484f94c0c6SJiawei Lin        replacer = Some("setplru"),
2494f94c0c6SJiawei Lin        nMissEntries = 16,
250300ded30SWilliam Wang        nProbeEntries = 8,
2510d32f713Shappy-lx        nReleaseEntries = 18,
2520d32f713Shappy-lx        nMaxPrefetchEntry = 6,
2534f94c0c6SJiawei Lin      ))
25434ab1ae9SJiawei Lin    ))
2554f94c0c6SJiawei Lin})
2561f0e2dc7SJiawei Lin
257d5be5d19SJiawei Linclass WithNKBL2
258d5be5d19SJiawei Lin(
259d5be5d19SJiawei Lin  n: Int,
260d5be5d19SJiawei Lin  ways: Int = 8,
261d5be5d19SJiawei Lin  inclusive: Boolean = true,
2624b40434cSzhanglinjuan  banks: Int = 1,
2634b40434cSzhanglinjuan  tp: Boolean = true
264d5be5d19SJiawei Lin) extends Config((site, here, up) => {
26534ab1ae9SJiawei Lin  case XSTileKey =>
2669672f0b7Swakafa    require(inclusive, "L2 must be inclusive")
26734ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
268d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
26934ab1ae9SJiawei Lin    upParams.map(p => p.copy(
27015ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
271a1ea7f76SJiawei Lin        name = "L2",
272a1ea7f76SJiawei Lin        ways = ways,
273a1ea7f76SJiawei Lin        sets = l2sets,
27415ee59e4Swakafa        clientCaches = Seq(L1Param(
2751f0e2dc7SJiawei Lin          "dcache",
276459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2774f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
278ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
279d2945707SHuijin Li          vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes)),
280d2945707SHuijin Li          isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt
2811f0e2dc7SJiawei Lin        )),
282d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
28315ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
284*1fb367eaSChen Xi        prefetch = Seq(PrefetchReceiverParams(), BOPParameters()) ++ (if (tp) Seq(TPParameters()) else Nil),
285363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
286b280e436STang Haojin        enableRollingDB = site(DebugOptionsKey).EnableRollingDB,
287b280e436STang Haojin        enableMonitor = site(DebugOptionsKey).AlwaysBasicDB,
2884e12f40bSzhanglinjuan        elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform
28934ab1ae9SJiawei Lin      )),
29034ab1ae9SJiawei Lin      L2NBanks = banks
291d5be5d19SJiawei Lin    ))
292a1ea7f76SJiawei Lin})
293a1ea7f76SJiawei Lin
294a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
295a1ea7f76SJiawei Lin  case SoCParamsKey =>
296a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
29734ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
298459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
299459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
300459ad1b2SJiawei Lin    }.sum
30134ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
302a1ea7f76SJiawei Lin      L3NBanks = banks,
3034f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
304a1ea7f76SJiawei Lin        name = "L3",
305a1ea7f76SJiawei Lin        level = 3,
306a1ea7f76SJiawei Lin        ways = ways,
307a1ea7f76SJiawei Lin        sets = sets,
308a1ea7f76SJiawei Lin        inclusive = inclusive,
30934ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
3104f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
3110d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
3121f0e2dc7SJiawei Lin        },
313363530d2SYinan Xu        enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug,
31434ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
31534ab1ae9SJiawei Lin          address = 0x39000000,
31634ab1ae9SJiawei Lin          numCores = tiles.size
31759239bc9SJiawei Lin        )),
318d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
319459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3200fbed464SJiawei Lin        sramDepthDiv = 4,
321459ad1b2SJiawei Lin        tagECC = Some("secded"),
32225cb35b6SJiawei Lin        dataECC = Some("secded"),
3230d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3249672f0b7Swakafa        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()),
3259672f0b7Swakafa        tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters())
3264f94c0c6SJiawei Lin      ))
327a1ea7f76SJiawei Lin    )
328a1ea7f76SJiawei Lin})
329a1ea7f76SJiawei Lin
330a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
331a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
332a1ea7f76SJiawei Lin)
333a1ea7f76SJiawei Lin
334a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
335a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
336a1ea7f76SJiawei Lin)
337a1ea7f76SJiawei Lin
338a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3391f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
340a1ea7f76SJiawei Lin)
341a1ea7f76SJiawei Lin
342806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
343806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
344806cf375SYinan Xu    EnablePerfDebug = false,
345806cf375SYinan Xu  )
346806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
347806cf375SYinan Xu    L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
348806cf375SYinan Xu      enablePerf = false,
349806cf375SYinan Xu    )),
350806cf375SYinan Xu  )
351806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
352806cf375SYinan Xu    p.copy(
353806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
354806cf375SYinan Xu        enablePerf = false,
355806cf375SYinan Xu      )),
356806cf375SYinan Xu    )
357806cf375SYinan Xu  }
358806cf375SYinan Xu})
359806cf375SYinan Xu
3601f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3611f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
3629672f0b7Swakafa    new WithNKBL2(256, inclusive = true) ++
3631f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3641f0e2dc7SJiawei Lin    new MinimalConfig(n)
3651f0e2dc7SJiawei Lin)
3661f0e2dc7SJiawei Lin
367496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3681f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
3699672f0b7Swakafa    ++ new WithNKBL2(512, inclusive = true)
3701f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
3711f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
372a1ea7f76SJiawei Lin)
373d5be5d19SJiawei Lin
374806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
375806cf375SYinan Xu  new WithFuzzer
376806cf375SYinan Xu    ++ new DefaultConfig(1)
377806cf375SYinan Xu)
378806cf375SYinan Xu
379496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
3807735eaccSwakafa  new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16)
3819672f0b7Swakafa    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4)
38220e09ab1Shappy-lx    ++ new WithNKBL1D(64, ways = 8)
383d5be5d19SJiawei Lin    ++ new BaseConfig(n)
384d5be5d19SJiawei Lin)
3854b40434cSzhanglinjuan
3864b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => {
3874b40434cSzhanglinjuan  case EnableCHI => true
3884b40434cSzhanglinjuan})
3894b40434cSzhanglinjuan
3904b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config(
3914b40434cSzhanglinjuan  new WithCHI
3924b40434cSzhanglinjuan    ++ new Config((site, here, up) => {
3934b40434cSzhanglinjuan      case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3
3944b40434cSzhanglinjuan    })
3954b40434cSzhanglinjuan    ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false)
3964b40434cSzhanglinjuan    ++ new WithNKBL1D(64, ways = 8)
3974b40434cSzhanglinjuan    ++ new BaseConfig(n)
3984b40434cSzhanglinjuan)