xref: /XiangShan/src/main/scala/top/Configs.scala (revision 0fbed464ea3320fbc6f197d34a12dd09e022b73c)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
2345c767e3SLinJiaweiimport system._
2445c767e3SLinJiaweiimport chipsalliance.rocketchip.config._
2545c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
261d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
27d4aca96cSlqreimport freechips.rocketchip.devices.debug._
28d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits
2945c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
303a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters
311f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
32a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
33a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
341f0e2dc7SJiawei Linimport huancun._
3545c767e3SLinJiawei
361f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
3745c767e3SLinJiawei  case XLen => 64
3845c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
3934ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4098c71602SJiawei Lin  case PMParameKey => PMParameters()
4134ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
42d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
43d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
44d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
45d4aca96cSlqre  case MaxHartIdBits => 2
46f1c56d6cSLi Qianruo  case EnableJtag => true.B
4745c767e3SLinJiawei})
4845c767e3SLinJiawei
4905f23f57SWilliam Wang// Synthesizable minimal XiangShan
5005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5105f23f57SWilliam Wang// * L1 cache included
5205f23f57SWilliam Wang// * L2 cache NOT included
5305f23f57SWilliam Wang// * L3 cache included
5445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
551f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
5634ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
5734ab1ae9SJiawei Lin      _.copy(
5805f23f57SWilliam Wang        DecodeWidth = 2,
5905f23f57SWilliam Wang        RenameWidth = 2,
6005f23f57SWilliam Wang        FetchWidth = 4,
6145c767e3SLinJiawei        IssQueSize = 8,
623a6496e9SYinan Xu        NRPhyRegs = 64,
6345c767e3SLinJiawei        LoadQueueSize = 16,
643a6496e9SYinan Xu        StoreQueueSize = 12,
659aca92b9SYinan Xu        RobSize = 32,
663a6496e9SYinan Xu        FtqSize = 8,
6745c767e3SLinJiawei        IBufSize = 16,
6805f23f57SWilliam Wang        StoreBufferSize = 4,
6905f23f57SWilliam Wang        StoreBufferThreshold = 3,
7045c767e3SLinJiawei        dpParams = DispatchParameters(
713a6496e9SYinan Xu          IntDqSize = 12,
723a6496e9SYinan Xu          FpDqSize = 12,
733a6496e9SYinan Xu          LsDqSize = 12,
7445c767e3SLinJiawei          IntDqDeqWidth = 4,
7545c767e3SLinJiawei          FpDqDeqWidth = 4,
7645c767e3SLinJiawei          LsDqDeqWidth = 4
7745c767e3SLinJiawei        ),
783a6496e9SYinan Xu        exuParameters = ExuParameters(
793a6496e9SYinan Xu          JmpCnt = 1,
803a6496e9SYinan Xu          AluCnt = 2,
813a6496e9SYinan Xu          MulCnt = 0,
823a6496e9SYinan Xu          MduCnt = 1,
833a6496e9SYinan Xu          FmacCnt = 1,
843a6496e9SYinan Xu          FmiscCnt = 1,
853a6496e9SYinan Xu          FmiscDivSqrtCnt = 0,
863a6496e9SYinan Xu          LduCnt = 2,
873a6496e9SYinan Xu          StuCnt = 2
883a6496e9SYinan Xu        ),
8905f23f57SWilliam Wang        icacheParameters = ICacheParameters(
903a6496e9SYinan Xu          nSets = 64, // 16KB ICache
9105f23f57SWilliam Wang          tagECC = Some("parity"),
9205f23f57SWilliam Wang          dataECC = Some("parity"),
9305f23f57SWilliam Wang          replacer = Some("setplru"),
941d8f4dcbSJay          nMissEntries = 2,
951d8f4dcbSJay          nReleaseEntries = 2
9605f23f57SWilliam Wang        ),
974f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
984f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
993a6496e9SYinan Xu          nWays = 8,
10005f23f57SWilliam Wang          tagECC = Some("secded"),
10105f23f57SWilliam Wang          dataECC = Some("secded"),
10205f23f57SWilliam Wang          replacer = Some("setplru"),
10305f23f57SWilliam Wang          nMissEntries = 4,
10405f23f57SWilliam Wang          nProbeEntries = 4,
105ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1064f94c0c6SJiawei Lin        )),
10745c767e3SLinJiawei        EnableBPD = false, // disable TAGE
10845c767e3SLinJiawei        EnableLoop = false,
109a0301c0dSLemover        itlbParameters = TLBParameters(
110a0301c0dSLemover          name = "itlb",
111a0301c0dSLemover          fetchi = true,
112a0301c0dSLemover          useDmode = false,
1132a3050c2SJay          sameCycle = false,
1142a3050c2SJay          missSameCycle = true,
115a0301c0dSLemover          normalReplacer = Some("plru"),
116a0301c0dSLemover          superReplacer = Some("plru"),
117a0301c0dSLemover          normalNWays = 4,
118a0301c0dSLemover          normalNSets = 1,
119a0301c0dSLemover          superNWays = 2,
120a0301c0dSLemover          shouldBlock = true
121a0301c0dSLemover        ),
122a0301c0dSLemover        ldtlbParameters = TLBParameters(
123a0301c0dSLemover          name = "ldtlb",
124a0301c0dSLemover          normalNSets = 4, // when da or sa
125a0301c0dSLemover          normalNWays = 1, // when fa or sa
126a0301c0dSLemover          normalAssociative = "sa",
127a0301c0dSLemover          normalReplacer = Some("setplru"),
128a0301c0dSLemover          superNWays = 4,
129a0301c0dSLemover          normalAsVictim = true,
130a0301c0dSLemover          outReplace = true
131a0301c0dSLemover        ),
132a0301c0dSLemover        sttlbParameters = TLBParameters(
133a0301c0dSLemover          name = "sttlb",
134a0301c0dSLemover          normalNSets = 4, // when da or sa
135a0301c0dSLemover          normalNWays = 1, // when fa or sa
136a0301c0dSLemover          normalAssociative = "sa",
137a0301c0dSLemover          normalReplacer = Some("setplru"),
138a0301c0dSLemover          normalAsVictim = true,
139a0301c0dSLemover          superNWays = 4,
140a0301c0dSLemover          outReplace = true
141a0301c0dSLemover        ),
142a0301c0dSLemover        btlbParameters = TLBParameters(
143a0301c0dSLemover          name = "btlb",
144a0301c0dSLemover          normalNSets = 1,
145a0301c0dSLemover          normalNWays = 8,
146a0301c0dSLemover          superNWays = 2
147a0301c0dSLemover        ),
1485854c1edSLemover        l2tlbParameters = L2TLBParameters(
1495854c1edSLemover          l1Size = 4,
1505854c1edSLemover          l2nSets = 4,
1515854c1edSLemover          l2nWays = 4,
1525854c1edSLemover          l3nSets = 4,
1535854c1edSLemover          l3nWays = 8,
1545854c1edSLemover          spSize = 2,
1555854c1edSLemover        ),
1564f94c0c6SJiawei Lin        L2CacheParamsOpt = None // remove L2 Cache
15734ab1ae9SJiawei Lin      )
15834ab1ae9SJiawei Lin    )
15934ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
1604f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
161a1ea7f76SJiawei Lin        sets = 1024
1624f94c0c6SJiawei Lin      )),
163a1ea7f76SJiawei Lin      L3NBanks = 1
16405f23f57SWilliam Wang    )
16505f23f57SWilliam Wang  })
16605f23f57SWilliam Wang)
16705f23f57SWilliam Wang
16805f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
16905f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
17005f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
17134ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
1724f94c0c6SJiawei Lin      dcacheParametersOpt = None,
1734f94c0c6SJiawei Lin      softPTW = true
17434ab1ae9SJiawei Lin    ))
17534ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
1764f94c0c6SJiawei Lin      L3CacheParamsOpt = None
17745c767e3SLinJiawei    )
17845c767e3SLinJiawei  })
17945c767e3SLinJiawei)
18088825c5cSYinan Xu
1811f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
18234ab1ae9SJiawei Lin  case XSTileKey =>
1831f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
18434ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
1854f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
1861f0e2dc7SJiawei Lin        nSets = sets,
1874f94c0c6SJiawei Lin        nWays = ways,
1884f94c0c6SJiawei Lin        tagECC = Some("secded"),
1894f94c0c6SJiawei Lin        dataECC = Some("secded"),
1904f94c0c6SJiawei Lin        replacer = Some("setplru"),
1914f94c0c6SJiawei Lin        nMissEntries = 16,
192300ded30SWilliam Wang        nProbeEntries = 8,
193300ded30SWilliam Wang        nReleaseEntries = 18
1944f94c0c6SJiawei Lin      ))
19534ab1ae9SJiawei Lin    ))
1964f94c0c6SJiawei Lin})
1971f0e2dc7SJiawei Lin
198d5be5d19SJiawei Linclass WithNKBL2
199d5be5d19SJiawei Lin(
200d5be5d19SJiawei Lin  n: Int,
201d5be5d19SJiawei Lin  ways: Int = 8,
202d5be5d19SJiawei Lin  inclusive: Boolean = true,
203d5be5d19SJiawei Lin  banks: Int = 1,
204d5be5d19SJiawei Lin  alwaysReleaseData: Boolean = false
205d5be5d19SJiawei Lin) extends Config((site, here, up) => {
20634ab1ae9SJiawei Lin  case XSTileKey =>
20734ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
208d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
20934ab1ae9SJiawei Lin    upParams.map(p => p.copy(
2104f94c0c6SJiawei Lin      L2CacheParamsOpt = Some(HCCacheParameters(
211a1ea7f76SJiawei Lin        name = "L2",
212a1ea7f76SJiawei Lin        level = 2,
213a1ea7f76SJiawei Lin        ways = ways,
214a1ea7f76SJiawei Lin        sets = l2sets,
215a1ea7f76SJiawei Lin        inclusive = inclusive,
2161f0e2dc7SJiawei Lin        alwaysReleaseData = alwaysReleaseData,
2171f0e2dc7SJiawei Lin        clientCaches = Seq(CacheParameters(
2181f0e2dc7SJiawei Lin          "dcache",
219459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2204f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
2214f94c0c6SJiawei Lin          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt
2221f0e2dc7SJiawei Lin        )),
2231f0e2dc7SJiawei Lin        reqField = Seq(PreferCacheField()),
2241f0e2dc7SJiawei Lin        echoField = Seq(DirtyField()),
2251f0e2dc7SJiawei Lin        prefetch = Some(huancun.prefetch.BOPParameters()),
226459ad1b2SJiawei Lin        enablePerf = true,
227*0fbed464SJiawei Lin        sramDepthDiv = 2,
228459ad1b2SJiawei Lin        tagECC = Some("secded"),
229459ad1b2SJiawei Lin        dataECC = Some("secded")
23034ab1ae9SJiawei Lin      )),
23134ab1ae9SJiawei Lin      L2NBanks = banks
232d5be5d19SJiawei Lin    ))
233a1ea7f76SJiawei Lin})
234a1ea7f76SJiawei Lin
235a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
236a1ea7f76SJiawei Lin  case SoCParamsKey =>
237a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
23834ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
239459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
240459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
241459ad1b2SJiawei Lin    }.sum
24234ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
243a1ea7f76SJiawei Lin      L3NBanks = banks,
2444f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
245a1ea7f76SJiawei Lin        name = "L3",
246a1ea7f76SJiawei Lin        level = 3,
247a1ea7f76SJiawei Lin        ways = ways,
248a1ea7f76SJiawei Lin        sets = sets,
249a1ea7f76SJiawei Lin        inclusive = inclusive,
25034ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
2514f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
252459ad1b2SJiawei Lin          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
2531f0e2dc7SJiawei Lin        },
25434ab1ae9SJiawei Lin        enablePerf = true,
25534ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
25634ab1ae9SJiawei Lin          address = 0x39000000,
25734ab1ae9SJiawei Lin          numCores = tiles.size
25859239bc9SJiawei Lin        )),
259459ad1b2SJiawei Lin        sramClkDivBy2 = true,
260*0fbed464SJiawei Lin        sramDepthDiv = 4,
261459ad1b2SJiawei Lin        tagECC = Some("secded"),
262459ad1b2SJiawei Lin        dataECC = Some("secded")
2634f94c0c6SJiawei Lin      ))
264a1ea7f76SJiawei Lin    )
265a1ea7f76SJiawei Lin})
266a1ea7f76SJiawei Lin
267a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
268a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
269a1ea7f76SJiawei Lin)
270a1ea7f76SJiawei Lin
271a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
272a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
273a1ea7f76SJiawei Lin)
274a1ea7f76SJiawei Lin
275a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
2761f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
277a1ea7f76SJiawei Lin)
278a1ea7f76SJiawei Lin
2791f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
2801f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
2811f0e2dc7SJiawei Lin    new WithNKBL2(256, inclusive = false, alwaysReleaseData = true) ++
2821f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
2831f0e2dc7SJiawei Lin    new MinimalConfig(n)
2841f0e2dc7SJiawei Lin)
2851f0e2dc7SJiawei Lin
286496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
2871f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
2881f0e2dc7SJiawei Lin    ++ new WithNKBL2(512, inclusive = false, alwaysReleaseData = true)
2891f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
2901f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
291a1ea7f76SJiawei Lin)
292d5be5d19SJiawei Lin
293496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
294*0fbed464SJiawei Lin  new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6)
29559239bc9SJiawei Lin    ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4, alwaysReleaseData = true)
296d5be5d19SJiawei Lin    ++ new WithNKBL1D(128)
297d5be5d19SJiawei Lin    ++ new BaseConfig(n)
298d5be5d19SJiawei Lin)
299