xref: /XiangShan/src/main/scala/top/Configs.scala (revision 072158bff567b3651ba45f4fa1c0d7cbf62735b5)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3c6d43980SLemover*
4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8c6d43980SLemover*
9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12c6d43980SLemover*
13c6d43980SLemover* See the Mulan PSL v2 for more details.
14c6d43980SLemover***************************************************************************************/
15c6d43980SLemover
1645c767e3SLinJiaweipackage top
1745c767e3SLinJiawei
1845c767e3SLinJiaweiimport chisel3._
1945c767e3SLinJiaweiimport chisel3.util._
2045c767e3SLinJiaweiimport xiangshan._
2145c767e3SLinJiaweiimport utils._
2245c767e3SLinJiaweiimport system._
2345c767e3SLinJiaweiimport chipsalliance.rocketchip.config._
2445c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
25*072158bfSYinan Xuimport sifive.blocks.inclusivecache.{CacheParameters, InclusiveCache, InclusiveCacheMicroParameters}
2645c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
27*072158bfSYinan Xuimport xiangshan.backend.exu.ExuParameters
2845c767e3SLinJiaweiimport xiangshan.cache.{DCacheParameters, ICacheParameters, L1plusCacheParameters}
2945c767e3SLinJiaweiimport xiangshan.cache.prefetch.{BOPParameters, L1plusPrefetcherParameters, L2PrefetcherParameters, StreamPrefetchParameters}
3045c767e3SLinJiawei
3145c767e3SLinJiaweiclass DefaultConfig(n: Int) extends Config((site, here, up) => {
3245c767e3SLinJiawei  case XLen => 64
3345c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
3445c767e3SLinJiawei  case SoCParamsKey => SoCParameters(
3545c767e3SLinJiawei    cores = List.tabulate(n){ i => XSCoreParameters(HartId = i) }
3645c767e3SLinJiawei  )
3745c767e3SLinJiawei})
3845c767e3SLinJiawei
3905f23f57SWilliam Wang// Synthesizable minimal XiangShan
4005f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
4105f23f57SWilliam Wang// * L1 cache included
4205f23f57SWilliam Wang// * L2 cache NOT included
4305f23f57SWilliam Wang// * L3 cache included
4445c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
4545c767e3SLinJiawei  new DefaultConfig(n).alter((site, here, up) => {
4645c767e3SLinJiawei    case SoCParamsKey => up(SoCParamsKey).copy(
4745c767e3SLinJiawei      cores = up(SoCParamsKey).cores.map(_.copy(
4805f23f57SWilliam Wang        DecodeWidth = 2,
4905f23f57SWilliam Wang        RenameWidth = 2,
5005f23f57SWilliam Wang        FetchWidth = 4,
5145c767e3SLinJiawei        IssQueSize = 8,
52*072158bfSYinan Xu        NRPhyRegs = 64,
5345c767e3SLinJiawei        LoadQueueSize = 16,
54*072158bfSYinan Xu        StoreQueueSize = 12,
5545c767e3SLinJiawei        RoqSize = 32,
5645c767e3SLinJiawei        BrqSize = 8,
57*072158bfSYinan Xu        FtqSize = 8,
5845c767e3SLinJiawei        IBufSize = 16,
5905f23f57SWilliam Wang        StoreBufferSize = 4,
6005f23f57SWilliam Wang        StoreBufferThreshold = 3,
6145c767e3SLinJiawei        dpParams = DispatchParameters(
62*072158bfSYinan Xu          IntDqSize = 12,
63*072158bfSYinan Xu          FpDqSize = 12,
64*072158bfSYinan Xu          LsDqSize = 12,
6545c767e3SLinJiawei          IntDqDeqWidth = 4,
6645c767e3SLinJiawei          FpDqDeqWidth = 4,
6745c767e3SLinJiawei          LsDqDeqWidth = 4
6845c767e3SLinJiawei        ),
69*072158bfSYinan Xu        exuParameters = ExuParameters(
70*072158bfSYinan Xu          JmpCnt = 1,
71*072158bfSYinan Xu          AluCnt = 2,
72*072158bfSYinan Xu          MulCnt = 0,
73*072158bfSYinan Xu          MduCnt = 1,
74*072158bfSYinan Xu          FmacCnt = 1,
75*072158bfSYinan Xu          FmiscCnt = 1,
76*072158bfSYinan Xu          FmiscDivSqrtCnt = 0,
77*072158bfSYinan Xu          LduCnt = 2,
78*072158bfSYinan Xu          StuCnt = 2
79*072158bfSYinan Xu        ),
8005f23f57SWilliam Wang        icacheParameters = ICacheParameters(
81*072158bfSYinan Xu          nSets = 64, // 16KB ICache
8205f23f57SWilliam Wang          tagECC = Some("parity"),
8305f23f57SWilliam Wang          dataECC = Some("parity"),
8405f23f57SWilliam Wang          replacer = Some("setplru"),
8505f23f57SWilliam Wang          nMissEntries = 2
8605f23f57SWilliam Wang        ),
8705f23f57SWilliam Wang        dcacheParameters = DCacheParameters(
88*072158bfSYinan Xu          nSets = 64, // 32KB DCache
89*072158bfSYinan Xu          nWays = 8,
9005f23f57SWilliam Wang          tagECC = Some("secded"),
9105f23f57SWilliam Wang          dataECC = Some("secded"),
9205f23f57SWilliam Wang          replacer = Some("setplru"),
9305f23f57SWilliam Wang          nMissEntries = 4,
9405f23f57SWilliam Wang          nProbeEntries = 4,
9505f23f57SWilliam Wang          nReleaseEntries = 4,
9605f23f57SWilliam Wang          nStoreReplayEntries = 4,
9705f23f57SWilliam Wang        ),
98*072158bfSYinan Xu        L2Size = 128 * 1024, // 128KB
9905f23f57SWilliam Wang        L2NWays = 8,
10045c767e3SLinJiawei        EnableBPD = false, // disable TAGE
10145c767e3SLinJiawei        EnableLoop = false,
102175bcfe9SLinJiawei        TlbEntrySize = 4,
103175bcfe9SLinJiawei        TlbSPEntrySize = 2,
104175bcfe9SLinJiawei        PtwL1EntrySize = 2,
10505f23f57SWilliam Wang        PtwL2EntrySize = 64,
10605f23f57SWilliam Wang        PtwL3EntrySize = 128,
107175bcfe9SLinJiawei        PtwSPEntrySize = 2,
10805f23f57SWilliam Wang        useFakeL2Cache = true,
10905f23f57SWilliam Wang      )),
11005f23f57SWilliam Wang      L3Size = 32 * 1024, // 32KB
11105f23f57SWilliam Wang    )
11205f23f57SWilliam Wang  })
11305f23f57SWilliam Wang)
11405f23f57SWilliam Wang
11505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
11605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
11705f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
11805f23f57SWilliam Wang    case SoCParamsKey => up(SoCParamsKey).copy(
11905f23f57SWilliam Wang      cores = up(SoCParamsKey).cores.map(_.copy(
120175bcfe9SLinJiawei        useFakeDCache = true,
121175bcfe9SLinJiawei        useFakePTW = true,
122175bcfe9SLinJiawei        useFakeL1plusCache = true,
123175bcfe9SLinJiawei      )),
124175bcfe9SLinJiawei      useFakeL3Cache = true
12545c767e3SLinJiawei    )
12645c767e3SLinJiawei  })
12745c767e3SLinJiawei)
128