1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 233c02ee8fSwakafaimport utility._ 2445c767e3SLinJiaweiimport system._ 258891a219SYinan Xuimport org.chipsalliance.cde.config._ 2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 28d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 29d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits 3045c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 313a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters 321f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 33a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 34a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 351f0e2dc7SJiawei Linimport huancun._ 3615ee59e4Swakafaimport coupledL2._ 3745c767e3SLinJiawei 381f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 3945c767e3SLinJiawei case XLen => 64 4045c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4134ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 4298c71602SJiawei Lin case PMParameKey => PMParameters() 4334ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 44d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 45d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 46d4aca96cSlqre case JtagDTMKey => JtagDTMKey 47d4aca96cSlqre case MaxHartIdBits => 2 48f1c56d6cSLi Qianruo case EnableJtag => true.B 4945c767e3SLinJiawei}) 5045c767e3SLinJiawei 5105f23f57SWilliam Wang// Synthesizable minimal XiangShan 5205f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 5305f23f57SWilliam Wang// * L1 cache included 5405f23f57SWilliam Wang// * L2 cache NOT included 5505f23f57SWilliam Wang// * L3 cache included 5645c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 571f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 5834ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 5934ab1ae9SJiawei Lin _.copy( 6005f23f57SWilliam Wang DecodeWidth = 2, 6105f23f57SWilliam Wang RenameWidth = 2, 62ccfddc82SHaojin Tang CommitWidth = 2, 6305f23f57SWilliam Wang FetchWidth = 4, 6445c767e3SLinJiawei IssQueSize = 8, 653a6496e9SYinan Xu NRPhyRegs = 64, 66e4f69d78Ssfencevma VirtualLoadQueueSize = 16, 67e4f69d78Ssfencevma LoadQueueRARSize = 16, 68e4f69d78Ssfencevma LoadQueueRAWSize = 12, 69e4f69d78Ssfencevma LoadQueueReplaySize = 8, 70e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 71e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 72e4f69d78Ssfencevma RollbackGroupSize = 8, 733a6496e9SYinan Xu StoreQueueSize = 12, 74e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 75e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 769aca92b9SYinan Xu RobSize = 32, 773a6496e9SYinan Xu FtqSize = 8, 7845c767e3SLinJiawei IBufSize = 16, 7905f23f57SWilliam Wang StoreBufferSize = 4, 8005f23f57SWilliam Wang StoreBufferThreshold = 3, 8145c767e3SLinJiawei dpParams = DispatchParameters( 823a6496e9SYinan Xu IntDqSize = 12, 833a6496e9SYinan Xu FpDqSize = 12, 843a6496e9SYinan Xu LsDqSize = 12, 8545c767e3SLinJiawei IntDqDeqWidth = 4, 8645c767e3SLinJiawei FpDqDeqWidth = 4, 8745c767e3SLinJiawei LsDqDeqWidth = 4 8845c767e3SLinJiawei ), 893a6496e9SYinan Xu exuParameters = ExuParameters( 903a6496e9SYinan Xu JmpCnt = 1, 913a6496e9SYinan Xu AluCnt = 2, 923a6496e9SYinan Xu MulCnt = 0, 933a6496e9SYinan Xu MduCnt = 1, 943a6496e9SYinan Xu FmacCnt = 1, 953a6496e9SYinan Xu FmiscCnt = 1, 963a6496e9SYinan Xu FmiscDivSqrtCnt = 0, 973a6496e9SYinan Xu LduCnt = 2, 983a6496e9SYinan Xu StuCnt = 2 993a6496e9SYinan Xu ), 10005f23f57SWilliam Wang icacheParameters = ICacheParameters( 1013a6496e9SYinan Xu nSets = 64, // 16KB ICache 10205f23f57SWilliam Wang tagECC = Some("parity"), 10305f23f57SWilliam Wang dataECC = Some("parity"), 10405f23f57SWilliam Wang replacer = Some("setplru"), 1051d8f4dcbSJay nMissEntries = 2, 10600240ba6SJay nReleaseEntries = 1, 1077052722fSJay nProbeEntries = 2, 10858c354d0Sssszwic // fdip 10958c354d0Sssszwic enableICachePrefetch = true, 11058c354d0Sssszwic prefetchToL1 = false, 11105f23f57SWilliam Wang ), 1124f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1134f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1143a6496e9SYinan Xu nWays = 8, 11505f23f57SWilliam Wang tagECC = Some("secded"), 11605f23f57SWilliam Wang dataECC = Some("secded"), 11705f23f57SWilliam Wang replacer = Some("setplru"), 11805f23f57SWilliam Wang nMissEntries = 4, 11905f23f57SWilliam Wang nProbeEntries = 4, 120ad3ba452Szhanglinjuan nReleaseEntries = 8, 1210d32f713Shappy-lx nMaxPrefetchEntry = 2, 1224f94c0c6SJiawei Lin )), 12345c767e3SLinJiawei EnableBPD = false, // disable TAGE 12445c767e3SLinJiawei EnableLoop = false, 125a0301c0dSLemover itlbParameters = TLBParameters( 126a0301c0dSLemover name = "itlb", 127a0301c0dSLemover fetchi = true, 128a0301c0dSLemover useDmode = false, 129f9ac118cSHaoyuan Feng NWays = 4, 130a0301c0dSLemover ), 131a0301c0dSLemover ldtlbParameters = TLBParameters( 132a0301c0dSLemover name = "ldtlb", 133f9ac118cSHaoyuan Feng NWays = 4, 1345b7ef044SLemover partialStaticPMP = true, 135f1fe8698SLemover outsideRecvFlush = true, 13653b8f1a7SLemover outReplace = false 137a0301c0dSLemover ), 138a0301c0dSLemover sttlbParameters = TLBParameters( 139a0301c0dSLemover name = "sttlb", 140f9ac118cSHaoyuan Feng NWays = 4, 1415b7ef044SLemover partialStaticPMP = true, 142f1fe8698SLemover outsideRecvFlush = true, 14353b8f1a7SLemover outReplace = false 144a0301c0dSLemover ), 14563632028SHaoyuan Feng pftlbParameters = TLBParameters( 14663632028SHaoyuan Feng name = "pftlb", 147f9ac118cSHaoyuan Feng NWays = 4, 14863632028SHaoyuan Feng partialStaticPMP = true, 14963632028SHaoyuan Feng outsideRecvFlush = true, 15063632028SHaoyuan Feng outReplace = false 15163632028SHaoyuan Feng ), 152a0301c0dSLemover btlbParameters = TLBParameters( 153a0301c0dSLemover name = "btlb", 154f9ac118cSHaoyuan Feng NWays = 4, 155a0301c0dSLemover ), 1565854c1edSLemover l2tlbParameters = L2TLBParameters( 1575854c1edSLemover l1Size = 4, 1585854c1edSLemover l2nSets = 4, 1595854c1edSLemover l2nWays = 4, 1605854c1edSLemover l3nSets = 4, 1615854c1edSLemover l3nWays = 8, 1625854c1edSLemover spSize = 2, 1635854c1edSLemover ), 16415ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 16515ee59e4Swakafa name = "L2", 16615ee59e4Swakafa ways = 8, 16715ee59e4Swakafa sets = 128, 16815ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 16915ee59e4Swakafa prefetch = None 17015ee59e4Swakafa )), 17115ee59e4Swakafa L2NBanks = 2, 1724722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 17334ab1ae9SJiawei Lin ) 17434ab1ae9SJiawei Lin ) 17592a50c73Swakafa case SoCParamsKey => 17692a50c73Swakafa val tiles = site(XSTileKey) 17792a50c73Swakafa up(SoCParamsKey).copy( 1784f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 1795f79ba13Swakafa sets = 1024, 18092a50c73Swakafa inclusive = false, 18115ee59e4Swakafa clientCaches = tiles.map{ core => 18215ee59e4Swakafa val clientDirBytes = tiles.map{ t => 18315ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 18415ee59e4Swakafa }.sum 18515ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 18615ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 18792a50c73Swakafa }, 1880d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 1890d32f713Shappy-lx prefetch = None 1904f94c0c6SJiawei Lin )), 191a1ea7f76SJiawei Lin L3NBanks = 1 19205f23f57SWilliam Wang ) 19305f23f57SWilliam Wang }) 19405f23f57SWilliam Wang) 19505f23f57SWilliam Wang 19605f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 19705f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 19805f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 19934ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2004f94c0c6SJiawei Lin dcacheParametersOpt = None, 2014f94c0c6SJiawei Lin softPTW = true 20234ab1ae9SJiawei Lin )) 20334ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2044f94c0c6SJiawei Lin L3CacheParamsOpt = None 20545c767e3SLinJiawei ) 20645c767e3SLinJiawei }) 20745c767e3SLinJiawei) 20888825c5cSYinan Xu 2091f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 21034ab1ae9SJiawei Lin case XSTileKey => 2111f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 21234ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2134f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2141f0e2dc7SJiawei Lin nSets = sets, 2154f94c0c6SJiawei Lin nWays = ways, 2164f94c0c6SJiawei Lin tagECC = Some("secded"), 2174f94c0c6SJiawei Lin dataECC = Some("secded"), 2184f94c0c6SJiawei Lin replacer = Some("setplru"), 2194f94c0c6SJiawei Lin nMissEntries = 16, 220300ded30SWilliam Wang nProbeEntries = 8, 2210d32f713Shappy-lx nReleaseEntries = 18, 2220d32f713Shappy-lx nMaxPrefetchEntry = 6, 2234f94c0c6SJiawei Lin )) 22434ab1ae9SJiawei Lin )) 2254f94c0c6SJiawei Lin}) 2261f0e2dc7SJiawei Lin 227d5be5d19SJiawei Linclass WithNKBL2 228d5be5d19SJiawei Lin( 229d5be5d19SJiawei Lin n: Int, 230d5be5d19SJiawei Lin ways: Int = 8, 231d5be5d19SJiawei Lin inclusive: Boolean = true, 232d2b20d1aSTang Haojin banks: Int = 1 233d5be5d19SJiawei Lin) extends Config((site, here, up) => { 23434ab1ae9SJiawei Lin case XSTileKey => 23534ab1ae9SJiawei Lin val upParams = up(XSTileKey) 236d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 23734ab1ae9SJiawei Lin upParams.map(p => p.copy( 23815ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 239a1ea7f76SJiawei Lin name = "L2", 240a1ea7f76SJiawei Lin ways = ways, 241a1ea7f76SJiawei Lin sets = l2sets, 24215ee59e4Swakafa clientCaches = Seq(L1Param( 2431f0e2dc7SJiawei Lin "dcache", 244459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2454f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 246ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 247ffc9de54Swakafa vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes)) 2481f0e2dc7SJiawei Lin )), 249d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 25015ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2514e12f40bSzhanglinjuan prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()), 2524e12f40bSzhanglinjuan enablePerf = !site(DebugOptionsKey).FPGAPlatform, 2534e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 25434ab1ae9SJiawei Lin )), 25534ab1ae9SJiawei Lin L2NBanks = banks 256d5be5d19SJiawei Lin )) 257a1ea7f76SJiawei Lin}) 258a1ea7f76SJiawei Lin 259a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 260a1ea7f76SJiawei Lin case SoCParamsKey => 261a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 26234ab1ae9SJiawei Lin val tiles = site(XSTileKey) 263459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 264459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 265459ad1b2SJiawei Lin }.sum 26634ab1ae9SJiawei Lin up(SoCParamsKey).copy( 267a1ea7f76SJiawei Lin L3NBanks = banks, 2684f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 269a1ea7f76SJiawei Lin name = "L3", 270a1ea7f76SJiawei Lin level = 3, 271a1ea7f76SJiawei Lin ways = ways, 272a1ea7f76SJiawei Lin sets = sets, 273a1ea7f76SJiawei Lin inclusive = inclusive, 27434ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 2754f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 2760d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 2771f0e2dc7SJiawei Lin }, 27834ab1ae9SJiawei Lin enablePerf = true, 27934ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 28034ab1ae9SJiawei Lin address = 0x39000000, 28134ab1ae9SJiawei Lin numCores = tiles.size 28259239bc9SJiawei Lin )), 283d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 284459ad1b2SJiawei Lin sramClkDivBy2 = true, 2850fbed464SJiawei Lin sramDepthDiv = 4, 286459ad1b2SJiawei Lin tagECC = Some("secded"), 28725cb35b6SJiawei Lin dataECC = Some("secded"), 2880d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2890d32f713Shappy-lx prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()) 2904f94c0c6SJiawei Lin )) 291a1ea7f76SJiawei Lin ) 292a1ea7f76SJiawei Lin}) 293a1ea7f76SJiawei Lin 294a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 295a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 296a1ea7f76SJiawei Lin) 297a1ea7f76SJiawei Lin 298a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 299a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 300a1ea7f76SJiawei Lin) 301a1ea7f76SJiawei Lin 302a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3031f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 304a1ea7f76SJiawei Lin) 305a1ea7f76SJiawei Lin 306806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 307806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 308806cf375SYinan Xu EnablePerfDebug = false, 309806cf375SYinan Xu ) 310806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 311806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 312806cf375SYinan Xu enablePerf = false, 313806cf375SYinan Xu )), 314806cf375SYinan Xu ) 315806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 316806cf375SYinan Xu p.copy( 317806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 318806cf375SYinan Xu enablePerf = false, 319806cf375SYinan Xu )), 320806cf375SYinan Xu ) 321806cf375SYinan Xu } 322806cf375SYinan Xu}) 323806cf375SYinan Xu 3241f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 3251f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 326d2b20d1aSTang Haojin new WithNKBL2(256, inclusive = false) ++ 3271f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 3281f0e2dc7SJiawei Lin new MinimalConfig(n) 3291f0e2dc7SJiawei Lin) 3301f0e2dc7SJiawei Lin 331496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 3321f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 333d2b20d1aSTang Haojin ++ new WithNKBL2(512, inclusive = false) 3341f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 3351f0e2dc7SJiawei Lin ++ new BaseConfig(n) 336a1ea7f76SJiawei Lin) 337d5be5d19SJiawei Lin 338806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 339806cf375SYinan Xu new WithFuzzer 340806cf375SYinan Xu ++ new DefaultConfig(1) 341806cf375SYinan Xu) 342806cf375SYinan Xu 343496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 3440fbed464SJiawei Lin new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6) 345d2b20d1aSTang Haojin ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4) 346*014ee795Ssfencevma ++ new WithNKBL1D(64, ways = 4) 347d5be5d19SJiawei Lin ++ new BaseConfig(n) 348d5be5d19SJiawei Lin) 349