1c6d43980SLemover/*************************************************************************************** 23a520554STang Haojin* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC) 33a520554STang Haojin* Copyright (c) 2020-2025 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover* 6c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover* 11c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover* 15c6d43980SLemover* See the Mulan PSL v2 for more details. 16c6d43980SLemover***************************************************************************************/ 17c6d43980SLemover 1845c767e3SLinJiaweipackage top 1945c767e3SLinJiawei 2045c767e3SLinJiaweiimport chisel3._ 2145c767e3SLinJiaweiimport chisel3.util._ 2245c767e3SLinJiaweiimport xiangshan._ 2345c767e3SLinJiaweiimport utils._ 243c02ee8fSwakafaimport utility._ 2545c767e3SLinJiaweiimport system._ 268891a219SYinan Xuimport org.chipsalliance.cde.config._ 273a520554STang Haojinimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, MaxHartIdBits, XLen} 281d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 29d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 303a520554STang Haojinimport openLLC.OpenLLCParam 3172dab974Scz4eimport freechips.rocketchip.diplomacy._ 32730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 331f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 34a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 353a520554STang Haojinimport device.EnableJtag 361f0e2dc7SJiawei Linimport huancun._ 3715ee59e4Swakafaimport coupledL2._ 381fb367eaSChen Xiimport coupledL2.prefetch._ 3945c767e3SLinJiawei 40e524aeedSTang Haojinclass BaseConfig(n: Int, hasMbist: Boolean = false) extends Config((site, here, up) => { 4145c767e3SLinJiawei case XLen => 64 4245c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 4334ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 448882eb68SXin Tian case CVMParamskey => CVMParameters() 4598c71602SJiawei Lin case PMParameKey => PMParameters() 46e524aeedSTang Haojin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i, hasMbist = hasMbist) } 47d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 483a520554STang Haojin case DebugModuleKey => Some(DebugModuleParams( 493a520554STang Haojin nAbstractDataWords = (if (site(XLen) == 32) 1 else if (site(XLen) == 64) 2 else 4), 503a520554STang Haojin maxSupportedSBAccess = site(XLen), 513a520554STang Haojin hasBusMaster = true, 523a520554STang Haojin baseAddress = BigInt(0x38020000), 533a520554STang Haojin nScratch = 2, 543a520554STang Haojin crossingHasSafeReset = false, 553a520554STang Haojin hasHartResets = true 563a520554STang Haojin )) 57d4aca96cSlqre case JtagDTMKey => JtagDTMKey 58b628978eSTang Haojin case MaxHartIdBits => log2Up(n) max 6 59f1c56d6cSLi Qianruo case EnableJtag => true.B 6045c767e3SLinJiawei}) 6145c767e3SLinJiawei 6205f23f57SWilliam Wang// Synthesizable minimal XiangShan 6305f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 6405f23f57SWilliam Wang// * L1 cache included 6505f23f57SWilliam Wang// * L2 cache NOT included 6605f23f57SWilliam Wang// * L3 cache included 6745c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 681f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6934ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 70d2945707SHuijin Li p => p.copy( 71586d5e3dSxiaofeibao-xjtu DecodeWidth = 6, 72586d5e3dSxiaofeibao-xjtu RenameWidth = 6, 73780712aaSxiaofeibao-xjtu RobCommitWidth = 8, 744b2c87baS梁森 Liang Sen // FetchWidth = 4, // NOTE: make sure that FTQ SRAM width is not a prime number bigger than 256. 75531c40faSsinceforYy VirtualLoadQueueSize = 24, 7693cef32dSAnzooooo LoadQueueRARSize = 24, 77e4f69d78Ssfencevma LoadQueueRAWSize = 12, 78531c40faSsinceforYy LoadQueueReplaySize = 24, 79e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 80e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 81e4f69d78Ssfencevma RollbackGroupSize = 8, 824b04d871Sweiding liu StoreQueueSize = 20, 83e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 84e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 85b2d6d8e7Sgood-circle // ============ VLSU ============ 86725dfdedSsinceforYy VlMergeBufferSize = 16, 87b2d6d8e7Sgood-circle VsMergeBufferSize = 8, 883b213d10Sgood-circle UopWritebackWidth = 2, 89b2d6d8e7Sgood-circle // ============================== 9046186129SZiyue Zhang RobSize = 48, 9120a5248fSzhanglinjuan RabSize = 96, 923a6496e9SYinan Xu FtqSize = 8, 93586d5e3dSxiaofeibao-xjtu IBufSize = 24, 94586d5e3dSxiaofeibao-xjtu IBufNBank = 6, 9505f23f57SWilliam Wang StoreBufferSize = 4, 9605f23f57SWilliam Wang StoreBufferThreshold = 3, 9745619a2fSweiding liu IssueQueueSize = 10, 9828607074Ssinsanction IssueQueueCompEntrySize = 4, 993b739f49SXuan Hu intPreg = IntPregParams( 10039c59369SXuan Hu numEntries = 64, 101e66fe2b1SZifei Zhang numRead = None, 102e66fe2b1SZifei Zhang numWrite = None, 1033b739f49SXuan Hu ), 1043b739f49SXuan Hu vfPreg = VfPregParams( 105e25c13faSXuan Hu numEntries = 160, 106f9145651Schengguanghui numRead = None, 107e66fe2b1SZifei Zhang numWrite = None, 1083a6496e9SYinan Xu ), 10905f23f57SWilliam Wang icacheParameters = ICacheParameters( 1103a6496e9SYinan Xu nSets = 64, // 16KB ICache 11105f23f57SWilliam Wang tagECC = Some("parity"), 11205f23f57SWilliam Wang dataECC = Some("parity"), 11305f23f57SWilliam Wang replacer = Some("setplru"), 1146c106319Sxu_zh cacheCtrlAddressOpt = Some(AddressSet(0x38022080, 0x7f)), 11505f23f57SWilliam Wang ), 1164f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1174f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1183a6496e9SYinan Xu nWays = 8, 11905f23f57SWilliam Wang tagECC = Some("secded"), 12005f23f57SWilliam Wang dataECC = Some("secded"), 12105f23f57SWilliam Wang replacer = Some("setplru"), 12205f23f57SWilliam Wang nMissEntries = 4, 12305f23f57SWilliam Wang nProbeEntries = 4, 124ad3ba452Szhanglinjuan nReleaseEntries = 8, 1250d32f713Shappy-lx nMaxPrefetchEntry = 2, 126908b24d8Scz4e enableTagEcc = true, 127908b24d8Scz4e enableDataEcc = true, 12872dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 1294f94c0c6SJiawei Lin )), 130807e5180SEaston Man // ============ BPU =============== 13145c767e3SLinJiawei EnableLoop = false, 132807e5180SEaston Man EnableGHistDiff = false, 133807e5180SEaston Man FtbSize = 256, 134807e5180SEaston Man FtbWays = 2, 135807e5180SEaston Man RasSize = 8, 136807e5180SEaston Man RasSpecSize = 16, 137807e5180SEaston Man TageTableInfos = 138807e5180SEaston Man Seq((512, 4, 6), 139807e5180SEaston Man (512, 9, 6), 140807e5180SEaston Man (1024, 19, 6)), 141807e5180SEaston Man SCNRows = 128, 142807e5180SEaston Man SCNTables = 2, 143807e5180SEaston Man SCHistLens = Seq(0, 5), 144807e5180SEaston Man ITTageTableInfos = 145807e5180SEaston Man Seq((256, 4, 7), 146807e5180SEaston Man (256, 8, 7), 147807e5180SEaston Man (512, 16, 7)), 148807e5180SEaston Man // ================================ 149a0301c0dSLemover itlbParameters = TLBParameters( 150a0301c0dSLemover name = "itlb", 151a0301c0dSLemover fetchi = true, 152a0301c0dSLemover useDmode = false, 153f9ac118cSHaoyuan Feng NWays = 4, 154a0301c0dSLemover ), 155a0301c0dSLemover ldtlbParameters = TLBParameters( 156a0301c0dSLemover name = "ldtlb", 157f9ac118cSHaoyuan Feng NWays = 4, 1585b7ef044SLemover partialStaticPMP = true, 159f1fe8698SLemover outsideRecvFlush = true, 16026af847eSgood-circle outReplace = false, 16126af847eSgood-circle lgMaxSize = 4 162a0301c0dSLemover ), 163a0301c0dSLemover sttlbParameters = TLBParameters( 164a0301c0dSLemover name = "sttlb", 165f9ac118cSHaoyuan Feng NWays = 4, 1665b7ef044SLemover partialStaticPMP = true, 167f1fe8698SLemover outsideRecvFlush = true, 16826af847eSgood-circle outReplace = false, 16926af847eSgood-circle lgMaxSize = 4 170a0301c0dSLemover ), 1718f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1728f1fa9b1Ssfencevma name = "hytlb", 1738f1fa9b1Ssfencevma NWays = 4, 1748f1fa9b1Ssfencevma partialStaticPMP = true, 1758f1fa9b1Ssfencevma outsideRecvFlush = true, 17626af847eSgood-circle outReplace = false, 17726af847eSgood-circle lgMaxSize = 4 1788f1fa9b1Ssfencevma ), 17963632028SHaoyuan Feng pftlbParameters = TLBParameters( 18063632028SHaoyuan Feng name = "pftlb", 181f9ac118cSHaoyuan Feng NWays = 4, 18263632028SHaoyuan Feng partialStaticPMP = true, 18363632028SHaoyuan Feng outsideRecvFlush = true, 18426af847eSgood-circle outReplace = false, 18526af847eSgood-circle lgMaxSize = 4 18663632028SHaoyuan Feng ), 187a0301c0dSLemover btlbParameters = TLBParameters( 188a0301c0dSLemover name = "btlb", 189f9ac118cSHaoyuan Feng NWays = 4, 190a0301c0dSLemover ), 1915854c1edSLemover l2tlbParameters = L2TLBParameters( 1923ea4388cSHaoyuan Feng l3Size = 4, 1933ea4388cSHaoyuan Feng l2Size = 4, 1943ea4388cSHaoyuan Feng l1nSets = 4, 1953ea4388cSHaoyuan Feng l1nWays = 4, 196abc4432bSHaoyuan Feng l1ReservedBits = 1, 1973ea4388cSHaoyuan Feng l0nSets = 4, 1983ea4388cSHaoyuan Feng l0nWays = 8, 199abc4432bSHaoyuan Feng l0ReservedBits = 0, 2003ea4388cSHaoyuan Feng spSize = 4, 2015854c1edSLemover ), 20215ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 20315ee59e4Swakafa name = "L2", 20415ee59e4Swakafa ways = 8, 20515ee59e4Swakafa sets = 128, 20615ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2071fb367eaSChen Xi prefetch = Nil, 208d2945707SHuijin Li clientCaches = Seq(L1Param( 209d2945707SHuijin Li "dcache", 210d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 21115ee59e4Swakafa )), 2124b40434cSzhanglinjuan )), 21315ee59e4Swakafa L2NBanks = 2, 2144722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 21534ab1ae9SJiawei Lin ) 21634ab1ae9SJiawei Lin ) 21792a50c73Swakafa case SoCParamsKey => 21892a50c73Swakafa val tiles = site(XSTileKey) 21992a50c73Swakafa up(SoCParamsKey).copy( 220a57c9536STang Haojin L3CacheParamsOpt = Option.when(!up(EnableCHI))(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 2215f79ba13Swakafa sets = 1024, 22292a50c73Swakafa inclusive = false, 22315ee59e4Swakafa clientCaches = tiles.map{ core => 22415ee59e4Swakafa val clientDirBytes = tiles.map{ t => 22515ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 22615ee59e4Swakafa }.sum 22715ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 22815ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 22992a50c73Swakafa }, 2300d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2310d32f713Shappy-lx prefetch = None 2324f94c0c6SJiawei Lin )), 233a57c9536STang Haojin OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam( 234a57c9536STang Haojin name = "LLC", 235a57c9536STang Haojin ways = 8, 236a57c9536STang Haojin sets = 2048, 237a57c9536STang Haojin banks = 4, 238a57c9536STang Haojin clientCaches = Seq(L2Param()) 239a57c9536STang Haojin )), 240a1ea7f76SJiawei Lin L3NBanks = 1 24105f23f57SWilliam Wang ) 24205f23f57SWilliam Wang }) 24305f23f57SWilliam Wang) 24405f23f57SWilliam Wang 24505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 24605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 24705f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 24834ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2494f94c0c6SJiawei Lin dcacheParametersOpt = None, 2504f94c0c6SJiawei Lin softPTW = true 25134ab1ae9SJiawei Lin )) 25234ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 253a57c9536STang Haojin L3CacheParamsOpt = None, 254a57c9536STang Haojin OpenLLCParamsOpt = None 25545c767e3SLinJiawei ) 25645c767e3SLinJiawei }) 25745c767e3SLinJiawei) 25888825c5cSYinan Xu 2595bd65c56STang Haojincase class WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 26034ab1ae9SJiawei Lin case XSTileKey => 2611f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 26234ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2634f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2641f0e2dc7SJiawei Lin nSets = sets, 2654f94c0c6SJiawei Lin nWays = ways, 2664f94c0c6SJiawei Lin tagECC = Some("secded"), 2674f94c0c6SJiawei Lin dataECC = Some("secded"), 2684f94c0c6SJiawei Lin replacer = Some("setplru"), 2694f94c0c6SJiawei Lin nMissEntries = 16, 270300ded30SWilliam Wang nProbeEntries = 8, 2710d32f713Shappy-lx nReleaseEntries = 18, 2720d32f713Shappy-lx nMaxPrefetchEntry = 6, 273908b24d8Scz4e enableTagEcc = true, 27472dab974Scz4e enableDataEcc = true, 27572dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 2764f94c0c6SJiawei Lin )) 27734ab1ae9SJiawei Lin )) 2784f94c0c6SJiawei Lin}) 2791f0e2dc7SJiawei Lin 2805bd65c56STang Haojincase class L2CacheConfig 281d5be5d19SJiawei Lin( 2825bd65c56STang Haojin size: String, 283d5be5d19SJiawei Lin ways: Int = 8, 284d5be5d19SJiawei Lin inclusive: Boolean = true, 2854b40434cSzhanglinjuan banks: Int = 1, 286*53bd4e1cSTang Haojin tp: Boolean = true, 287*53bd4e1cSTang Haojin enableFlush: Boolean = false 288d5be5d19SJiawei Lin) extends Config((site, here, up) => { 28934ab1ae9SJiawei Lin case XSTileKey => 2909672f0b7Swakafa require(inclusive, "L2 must be inclusive") 2915bd65c56STang Haojin val nKB = size.toUpperCase() match { 2928026b5a2SJiuyue Ma case s"${k}KB" => k.trim().toInt 2938026b5a2SJiuyue Ma case s"${m}MB" => (m.trim().toDouble * 1024).toInt 2945bd65c56STang Haojin } 29534ab1ae9SJiawei Lin val upParams = up(XSTileKey) 2965bd65c56STang Haojin val l2sets = nKB * 1024 / banks / ways / 64 29734ab1ae9SJiawei Lin upParams.map(p => p.copy( 29815ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 299a1ea7f76SJiawei Lin name = "L2", 300a1ea7f76SJiawei Lin ways = ways, 301a1ea7f76SJiawei Lin sets = l2sets, 30215ee59e4Swakafa clientCaches = Seq(L1Param( 3031f0e2dc7SJiawei Lin "dcache", 304459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 3054f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 306ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 3078a4dab4dSHaoyuan Feng vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)), 308d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 3091f0e2dc7SJiawei Lin )), 310d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 31115ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 3124aa305e9SMa-YX tagECC = Some("secded"), 3134aa305e9SMa-YX dataECC = Some("secded"), 3144aa305e9SMa-YX enableTagECC = true, 3154aa305e9SMa-YX enableDataECC = true, 3164aa305e9SMa-YX dataCheck = Some("oddparity"), 317881e32f5SZifei Zhang enablePoison = true, 31878a8cd25Szhanglinjuan prefetch = Seq(BOPParameters()) ++ 31978a8cd25Szhanglinjuan (if (tp) Seq(TPParameters()) else Nil) ++ 32078a8cd25Szhanglinjuan (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil), 321*53bd4e1cSTang Haojin enableL2Flush = enableFlush, 322363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 323b280e436STang Haojin enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 324b280e436STang Haojin enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 325602aa9f1Scz4e elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform, 326602aa9f1Scz4e hasMbist = p.hasMbist, 327602aa9f1Scz4e hasSramCtl = p.hasSramCtl, 32834ab1ae9SJiawei Lin )), 32934ab1ae9SJiawei Lin L2NBanks = banks 330d5be5d19SJiawei Lin )) 331a1ea7f76SJiawei Lin}) 332a1ea7f76SJiawei Lin 3335bd65c56STang Haojincase class L3CacheConfig(size: String, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 334a1ea7f76SJiawei Lin case SoCParamsKey => 3355bd65c56STang Haojin val nKB = size.toUpperCase() match { 3368026b5a2SJiuyue Ma case s"${k}KB" => k.trim().toInt 3378026b5a2SJiuyue Ma case s"${m}MB" => (m.trim().toDouble * 1024).toInt 3385bd65c56STang Haojin } 3395bd65c56STang Haojin val sets = nKB * 1024 / banks / ways / 64 34034ab1ae9SJiawei Lin val tiles = site(XSTileKey) 341459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 342459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 343459ad1b2SJiawei Lin }.sum 34434ab1ae9SJiawei Lin up(SoCParamsKey).copy( 345a1ea7f76SJiawei Lin L3NBanks = banks, 346a57c9536STang Haojin L3CacheParamsOpt = Option.when(!up(EnableCHI))(HCCacheParameters( 347a1ea7f76SJiawei Lin name = "L3", 348a1ea7f76SJiawei Lin level = 3, 349a1ea7f76SJiawei Lin ways = ways, 350a1ea7f76SJiawei Lin sets = sets, 351a1ea7f76SJiawei Lin inclusive = inclusive, 35234ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 3534f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 3540d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3551f0e2dc7SJiawei Lin }, 356363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 35734ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 35834ab1ae9SJiawei Lin address = 0x39000000, 35934ab1ae9SJiawei Lin numCores = tiles.size 36059239bc9SJiawei Lin )), 361d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 362459ad1b2SJiawei Lin sramClkDivBy2 = true, 3630fbed464SJiawei Lin sramDepthDiv = 4, 364459ad1b2SJiawei Lin tagECC = Some("secded"), 36525cb35b6SJiawei Lin dataECC = Some("secded"), 3660d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3679672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3689672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3695c060727Ssumailyyc )), 370a57c9536STang Haojin OpenLLCParamsOpt = Option.when(up(EnableCHI))(OpenLLCParam( 3715c060727Ssumailyyc name = "LLC", 3725c060727Ssumailyyc ways = ways, 3735c060727Ssumailyyc sets = sets, 3745c060727Ssumailyyc banks = banks, 3755c060727Ssumailyyc fullAddressBits = 48, 3765c060727Ssumailyyc clientCaches = tiles.map { core => 3775c060727Ssumailyyc val l2params = core.L2CacheParamsOpt.get 3785c060727Ssumailyyc l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 379186eb48dSsumailyyc }, 380186eb48dSsumailyyc enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 381186eb48dSsumailyyc elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 3824f94c0c6SJiawei Lin )) 383a1ea7f76SJiawei Lin ) 384a1ea7f76SJiawei Lin}) 385a1ea7f76SJiawei Lin 386a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 3875bd65c56STang Haojin L3CacheConfig("256KB", inclusive = false) ++ L2CacheConfig("64KB") 388a1ea7f76SJiawei Lin) 389a1ea7f76SJiawei Lin 390a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 391a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 392a1ea7f76SJiawei Lin) 393a1ea7f76SJiawei Lin 394a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3951f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 396a1ea7f76SJiawei Lin) 397a1ea7f76SJiawei Lin 398806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 399806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 400806cf375SYinan Xu EnablePerfDebug = false, 401806cf375SYinan Xu ) 402806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 403a57c9536STang Haojin L3CacheParamsOpt = up(SoCParamsKey).L3CacheParamsOpt.map(_.copy( 404a57c9536STang Haojin enablePerf = false, 405a57c9536STang Haojin )), 406a57c9536STang Haojin OpenLLCParamsOpt = up(SoCParamsKey).OpenLLCParamsOpt.map(_.copy( 407806cf375SYinan Xu enablePerf = false, 408806cf375SYinan Xu )), 409806cf375SYinan Xu ) 410806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 411806cf375SYinan Xu p.copy( 412806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 413806cf375SYinan Xu enablePerf = false, 414806cf375SYinan Xu )), 415806cf375SYinan Xu ) 416806cf375SYinan Xu } 417806cf375SYinan Xu}) 418806cf375SYinan Xu 4198882eb68SXin Tianclass CVMCompile extends Config((site, here, up) => { 4208882eb68SXin Tian case CVMParamskey => up(CVMParamskey).copy( 4218882eb68SXin Tian KeyIDBits = 5, 4228882eb68SXin Tian HasMEMencryption = true, 4238882eb68SXin Tian HasDelayNoencryption = false 4248882eb68SXin Tian ) 4258882eb68SXin Tian case XSTileKey => up(XSTileKey).map(_.copy( 4268882eb68SXin Tian HasBitmapCheck = true, 4278882eb68SXin Tian HasBitmapCheckDefault = false)) 4288882eb68SXin Tian}) 4298882eb68SXin Tian 4308882eb68SXin Tianclass CVMTestCompile extends Config((site, here, up) => { 4318882eb68SXin Tian case CVMParamskey => up(CVMParamskey).copy( 4328882eb68SXin Tian KeyIDBits = 5, 4338882eb68SXin Tian HasMEMencryption = true, 4348882eb68SXin Tian HasDelayNoencryption = true 4358882eb68SXin Tian ) 4368882eb68SXin Tian case XSTileKey => up(XSTileKey).map(_.copy( 4378882eb68SXin Tian HasBitmapCheck =true, 4388882eb68SXin Tian HasBitmapCheckDefault = true)) 4398882eb68SXin Tian}) 4408882eb68SXin Tian 4411f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 4425bd65c56STang Haojin L3CacheConfig("512KB", inclusive = false) 4435bd65c56STang Haojin ++ L2CacheConfig("256KB", inclusive = true) 4445bd65c56STang Haojin ++ WithNKBL1D(128) 4455bd65c56STang Haojin ++ new MinimalConfig(n) 4461f0e2dc7SJiawei Lin) 4471f0e2dc7SJiawei Lin 448496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 4495bd65c56STang Haojin L3CacheConfig("4MB", inclusive = false, banks = 4) 4505bd65c56STang Haojin ++ L2CacheConfig("512KB", inclusive = true) 4515bd65c56STang Haojin ++ WithNKBL1D(128) 4521f0e2dc7SJiawei Lin ++ new BaseConfig(n) 453a1ea7f76SJiawei Lin) 454d5be5d19SJiawei Lin 455806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 456806cf375SYinan Xu new WithFuzzer 457806cf375SYinan Xu ++ new DefaultConfig(1) 458806cf375SYinan Xu) 459806cf375SYinan Xu 460496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 4615bd65c56STang Haojin L3CacheConfig("16MB", inclusive = false, banks = 4, ways = 16) 4625bd65c56STang Haojin ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 4635bd65c56STang Haojin ++ WithNKBL1D(64, ways = 4) 464e524aeedSTang Haojin ++ new BaseConfig(n, true) 465d5be5d19SJiawei Lin) 4664b40434cSzhanglinjuan 4678882eb68SXin Tianclass CVMConfig(n: Int = 1) extends Config( 4688882eb68SXin Tian new CVMCompile 4698882eb68SXin Tian ++ new DefaultConfig(n) 4708882eb68SXin Tian) 4718882eb68SXin Tian 4728882eb68SXin Tianclass CVMTestConfig(n: Int = 1) extends Config( 4738882eb68SXin Tian new CVMTestCompile 4748882eb68SXin Tian ++ new DefaultConfig(n) 4758882eb68SXin Tian) 4768882eb68SXin Tian 4774b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => { 4784b40434cSzhanglinjuan case EnableCHI => true 4794b40434cSzhanglinjuan}) 4804b40434cSzhanglinjuan 4814b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config( 482a57c9536STang Haojin L2CacheConfig("1MB", inclusive = true, banks = 4, tp = false) 483182b7eceSzhanglinjuan ++ new DefaultConfig(n) 484a57c9536STang Haojin ++ new WithCHI 4854b40434cSzhanglinjuan) 486720dd621STang Haojin 4874e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config( 488a57c9536STang Haojin L2CacheConfig("128KB", inclusive = true, banks = 1, tp = false) 4895bd65c56STang Haojin ++ WithNKBL1D(32, ways = 4) 4904e7f257cSzhanglinjuan ++ new MinimalConfig(n) 491a57c9536STang Haojin ++ new WithCHI 4924e7f257cSzhanglinjuan) 4934e7f257cSzhanglinjuan 494720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config( 495720dd621STang Haojin (new KunminghuV2Config(n)).alter((site, here, up) => { 496720dd621STang Haojin case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 497720dd621STang Haojin }) 498720dd621STang Haojin) 49929ada0eaSYuan-HT 5004e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config( 5014e7f257cSzhanglinjuan (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => { 5024e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 5034e7f257cSzhanglinjuan }) 5044e7f257cSzhanglinjuan) 5054e7f257cSzhanglinjuan 506c33deca9Sklin02class XSNoCDiffTopConfig(n: Int = 1) extends Config( 507c33deca9Sklin02 (new XSNoCTopConfig(n)).alter((site, here, up) => { 508c33deca9Sklin02 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true) 509c33deca9Sklin02 }) 510c33deca9Sklin02) 511c33deca9Sklin02 512c33deca9Sklin02class XSNoCDiffTopMinimalConfig(n: Int = 1) extends Config( 513c33deca9Sklin02 (new XSNoCTopConfig(n)).alter((site, here, up) => { 514c33deca9Sklin02 case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCDiffTop = true) 515c33deca9Sklin02 }) 516c33deca9Sklin02) 517c33deca9Sklin02 51829ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config( 5195bd65c56STang Haojin (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6) 5205bd65c56STang Haojin ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 5215bd65c56STang Haojin ++ WithNKBL1D(64, ways = 4) 52229ada0eaSYuan-HT ++ new BaseConfig(n)).alter((site, here, up) => { 52329ada0eaSYuan-HT case DebugOptionsKey => up(DebugOptionsKey).copy( 52429ada0eaSYuan-HT AlwaysBasicDiff = false, 52529ada0eaSYuan-HT AlwaysBasicDB = false 52629ada0eaSYuan-HT ) 52729ada0eaSYuan-HT case SoCParamsKey => up(SoCParamsKey).copy( 52829ada0eaSYuan-HT L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 52929ada0eaSYuan-HT sramClkDivBy2 = false, 53029ada0eaSYuan-HT )), 53129ada0eaSYuan-HT ) 53229ada0eaSYuan-HT }) 53329ada0eaSYuan-HT) 534aecf601eSKamimiao 535aecf601eSKamimiaoclass FpgaDiffDefaultConfig(n: Int = 1) extends Config( 5365bd65c56STang Haojin (L3CacheConfig("3MB", inclusive = false, banks = 1, ways = 6) 5375bd65c56STang Haojin ++ L2CacheConfig("1MB", inclusive = true, banks = 4) 53830c0e6fdSKunlin You ++ WithNKBL1D(64, ways = 4) 539aecf601eSKamimiao ++ new BaseConfig(n)).alter((site, here, up) => { 540aecf601eSKamimiao case DebugOptionsKey => up(DebugOptionsKey).copy( 541aecf601eSKamimiao AlwaysBasicDiff = true, 542aecf601eSKamimiao AlwaysBasicDB = false 543aecf601eSKamimiao ) 544aecf601eSKamimiao case SoCParamsKey => up(SoCParamsKey).copy( 545ba0bece8SKamimiao UseXSTileDiffTop = true, 546ba0bece8SKamimiao L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 547ba0bece8SKamimiao sramClkDivBy2 = false, 548ba0bece8SKamimiao )), 549ba0bece8SKamimiao ) 550ba0bece8SKamimiao }) 551ba0bece8SKamimiao) 552ba0bece8SKamimiao 553ba0bece8SKamimiaoclass FpgaDiffMinimalConfig(n: Int = 1) extends Config( 554ba0bece8SKamimiao (new MinimalConfig(n)).alter((site, here, up) => { 555ba0bece8SKamimiao case DebugOptionsKey => up(DebugOptionsKey).copy( 556ba0bece8SKamimiao AlwaysBasicDiff = true, 557ba0bece8SKamimiao AlwaysBasicDB = false 558ba0bece8SKamimiao ) 559ba0bece8SKamimiao case SoCParamsKey => up(SoCParamsKey).copy( 560ba0bece8SKamimiao UseXSTileDiffTop = true, 561aecf601eSKamimiao L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 562aecf601eSKamimiao sramClkDivBy2 = false, 563aecf601eSKamimiao )), 564aecf601eSKamimiao ) 565aecf601eSKamimiao }) 566aecf601eSKamimiao) 567