1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package system 18 19import chipsalliance.rocketchip.config.{Field, Parameters} 20import chisel3._ 21import chisel3.util._ 22import device.{DebugModule, TLPMA, TLPMAIO} 23import freechips.rocketchip.devices.tilelink.{CLINT, CLINTParams, DevNullParams, PLICParams, TLError, TLPLIC} 24import freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes} 25import freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple} 26import freechips.rocketchip.regmapper.{RegField, RegFieldAccessType, RegFieldDesc, RegFieldGroup} 27import utility.{BinaryArbiter, TLClientsMerger, TLEdgeBuffer} 28import xiangshan.{DebugOptionsKey, HasXSParameter, XSBundle, XSCore, XSCoreParameters, XSTileKey} 29import freechips.rocketchip.amba.axi4._ 30import freechips.rocketchip.tilelink._ 31import top.BusPerfMonitor 32import xiangshan.backend.fu.PMAConst 33import huancun._ 34import huancun.debug.TLLogger 35 36case object SoCParamsKey extends Field[SoCParameters] 37 38case class SoCParameters 39( 40 EnableILA: Boolean = false, 41 PAddrBits: Int = 36, 42 extIntrs: Int = 64, 43 L3NBanks: Int = 4, 44 L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 45 name = "L3", 46 level = 3, 47 ways = 8, 48 sets = 2048 // 1MB per bank 49 )) 50){ 51 // L3 configurations 52 val L3InnerBusWidth = 256 53 val L3BlockSize = 64 54 // on chip network configurations 55 val L3OuterBusWidth = 256 56} 57 58trait HasSoCParameter { 59 implicit val p: Parameters 60 61 val soc = p(SoCParamsKey) 62 val debugOpts = p(DebugOptionsKey) 63 val tiles = p(XSTileKey) 64 65 val NumCores = tiles.size 66 val EnableILA = soc.EnableILA 67 68 // L3 configurations 69 val L3InnerBusWidth = soc.L3InnerBusWidth 70 val L3BlockSize = soc.L3BlockSize 71 val L3NBanks = soc.L3NBanks 72 73 // on chip network configurations 74 val L3OuterBusWidth = soc.L3OuterBusWidth 75 76 val NrExtIntr = soc.extIntrs 77} 78 79class ILABundle extends Bundle {} 80 81 82abstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter { 83 val bankedNode = BankBinder(L3NBanks, L3BlockSize) 84 val peripheralXbar = TLXbar() 85 val l3_xbar = TLXbar() 86 val l3_banked_xbar = TLXbar() 87} 88 89// We adapt the following three traits from rocket-chip. 90// Source: rocket-chip/src/main/scala/subsystem/Ports.scala 91trait HaveSlaveAXI4Port { 92 this: BaseSoC => 93 94 val idBits = 14 95 96 val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters( 97 Seq(AXI4MasterParameters( 98 name = "dma", 99 id = IdRange(0, 1 << idBits) 100 )) 101 ))) 102 private val errorDevice = LazyModule(new TLError( 103 params = DevNullParams( 104 address = Seq(AddressSet(0x0, 0x7fffffffL)), 105 maxAtomic = 8, 106 maxTransfer = 64), 107 beatBytes = L3InnerBusWidth / 8 108 )) 109 private val error_xbar = TLXbar() 110 111 l3_xbar := 112 TLFIFOFixer() := 113 TLWidthWidget(32) := 114 AXI4ToTL() := 115 AXI4UserYanker(Some(1)) := 116 AXI4Fragmenter() := 117 AXI4Buffer() := 118 AXI4Buffer() := 119 AXI4IdIndexer(1) := 120 l3FrontendAXI4Node 121 errorDevice.node := l3_xbar 122 123 val dma = InModuleBody { 124 l3FrontendAXI4Node.makeIOs() 125 } 126} 127 128trait HaveAXI4MemPort { 129 this: BaseSoC => 130 val device = new MemoryDevice 131 // 36-bit physical address 132 val memRange = AddressSet(0x00000000L, 0xfffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL)) 133 val memAXI4SlaveNode = AXI4SlaveNode(Seq( 134 AXI4SlavePortParameters( 135 slaves = Seq( 136 AXI4SlaveParameters( 137 address = memRange, 138 regionType = RegionType.UNCACHED, 139 executable = true, 140 supportsRead = TransferSizes(1, L3BlockSize), 141 supportsWrite = TransferSizes(1, L3BlockSize), 142 interleavedId = Some(0), 143 resources = device.reg("mem") 144 ) 145 ), 146 beatBytes = L3OuterBusWidth / 8 147 ) 148 )) 149 150 val mem_xbar = TLXbar() 151 val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform, stat_latency = true, add_reqkey = true) 152 mem_xbar :=* 153 TLBuffer.chainNode(2) := 154 TLCacheCork() := 155 l3_mem_pmu := 156 TLClientsMerger() := 157 TLXbar() :=* 158 bankedNode 159 160 mem_xbar := 161 TLWidthWidget(8) := 162 TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) := 163 peripheralXbar 164 165 memAXI4SlaveNode := 166 AXI4Buffer() := 167 AXI4Buffer() := 168 AXI4Buffer() := 169 AXI4IdIndexer(idBits = 14) := 170 AXI4UserYanker() := 171 AXI4Deinterleaver(L3BlockSize) := 172 TLToAXI4() := 173 TLSourceShrinker(64) := 174 TLWidthWidget(L3OuterBusWidth / 8) := 175 TLBuffer.chainNode(2) := 176 mem_xbar 177 178 val memory = InModuleBody { 179 memAXI4SlaveNode.makeIOs() 180 } 181} 182 183trait HaveAXI4PeripheralPort { this: BaseSoC => 184 // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff 185 val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL) 186 val uartRange = AddressSet(0x40600000, 0xf) 187 val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite")) 188 val uartParams = AXI4SlaveParameters( 189 address = Seq(uartRange), 190 regionType = RegionType.UNCACHED, 191 supportsRead = TransferSizes(1, 8), 192 supportsWrite = TransferSizes(1, 8), 193 resources = uartDevice.reg 194 ) 195 val peripheralRange = AddressSet( 196 0x0, 0x7fffffff 197 ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange)) 198 val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters( 199 Seq(AXI4SlaveParameters( 200 address = peripheralRange, 201 regionType = RegionType.UNCACHED, 202 supportsRead = TransferSizes(1, 8), 203 supportsWrite = TransferSizes(1, 8), 204 interleavedId = Some(0) 205 ), uartParams), 206 beatBytes = 8 207 ))) 208 209 peripheralNode := 210 AXI4IdIndexer(idBits = 4) := 211 AXI4Buffer() := 212 AXI4Buffer() := 213 AXI4Buffer() := 214 AXI4Buffer() := 215 AXI4UserYanker() := 216 AXI4Deinterleaver(8) := 217 TLToAXI4() := 218 TLBuffer.chainNode(3) := 219 peripheralXbar 220 221 val peripheral = InModuleBody { 222 peripheralNode.makeIOs() 223 } 224 225} 226 227class SoCMisc()(implicit p: Parameters) extends BaseSoC 228 with HaveAXI4MemPort 229 with HaveAXI4PeripheralPort 230 with PMAConst 231 with HaveSlaveAXI4Port 232{ 233 val peripheral_ports = Array.fill(NumCores) { TLTempNode() } 234 val core_to_l3_ports = Array.fill(NumCores) { TLTempNode() } 235 236 val l3_in = TLTempNode() 237 val l3_out = TLTempNode() 238 239 l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar 240 bankedNode :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform) :*= l3_out 241 242 if(soc.L3CacheParamsOpt.isEmpty){ 243 l3_out :*= l3_in 244 } 245 246 for(port <- peripheral_ports) { 247 peripheralXbar := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port 248 } 249 250 for ((core_out, i) <- core_to_l3_ports.zipWithIndex){ 251 l3_banked_xbar :=* 252 TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform) :=* 253 TLBuffer() := 254 core_out 255 } 256 l3_banked_xbar := TLBuffer.chainNode(2) := l3_xbar 257 258 val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8)) 259 clint.node := peripheralXbar 260 261 class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule { 262 val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1)) 263 lazy val module = new LazyModuleImp(this){ 264 val in = IO(Input(Vec(num, Bool()))) 265 in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i } 266 } 267 } 268 269 val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8)) 270 val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr)) 271 272 plic.intnode := plicSource.sourceNode 273 plic.node := peripheralXbar 274 275 val pll_node = TLRegisterNode( 276 address = Seq(AddressSet(0x3a000000L, 0xfff)), 277 device = new SimpleDevice("pll_ctrl", Seq()), 278 beatBytes = 8, 279 concurrency = 1 280 ) 281 pll_node := peripheralXbar 282 283 val debugModule = LazyModule(new DebugModule(NumCores)(p)) 284 debugModule.debug.node := peripheralXbar 285 debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 286 l3_xbar := TLBuffer() := sb2tl.node 287 } 288 289 val pma = LazyModule(new TLPMA) 290 pma.node := 291 TLBuffer.chainNode(4) := 292 peripheralXbar 293 294 lazy val module = new LazyModuleImp(this){ 295 296 val debug_module_io = IO(chiselTypeOf(debugModule.module.io)) 297 val ext_intrs = IO(Input(UInt(NrExtIntr.W))) 298 val rtc_clock = IO(Input(Bool())) 299 val pll0_lock = IO(Input(Bool())) 300 val pll0_ctrl = IO(Output(Vec(6, UInt(32.W)))) 301 val cacheable_check = IO(new TLPMAIO) 302 303 debugModule.module.io <> debug_module_io 304 305 // sync external interrupts 306 require(plicSource.module.in.length == ext_intrs.getWidth) 307 for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) { 308 val ext_intr_sync = RegInit(0.U(3.W)) 309 ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt) 310 plic_in := ext_intr_sync(2) 311 } 312 313 pma.module.io <> cacheable_check 314 315 // positive edge sampling of the lower-speed rtc_clock 316 val rtcTick = RegInit(0.U(3.W)) 317 rtcTick := Cat(rtcTick(1, 0), rtc_clock) 318 clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2) 319 320 val freq = 100 321 val cnt = RegInit(freq.U) 322 val tick = cnt === 0.U 323 cnt := Mux(tick, freq.U, cnt - 1.U) 324 clint.module.io.rtcTick := tick 325 326 val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) } 327 val pll_lock = RegNext(next = pll0_lock, init = false.B) 328 329 pll0_ctrl <> VecInit(pll_ctrl_regs) 330 331 pll_node.regmap( 332 0x000 -> RegFieldGroup( 333 "Pll", Some("PLL ctrl regs"), 334 pll_ctrl_regs.zipWithIndex.map{ 335 case (r, i) => RegField(32, r, RegFieldDesc( 336 s"PLL_ctrl_$i", 337 desc = s"PLL ctrl register #$i" 338 )) 339 } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc( 340 "PLL_lock", 341 "PLL lock register" 342 )) 343 ) 344 ) 345 } 346} 347