1package system 2 3import noop.{NOOP, NOOPConfig} 4import bus.axi4.{AXI4, AXI4Lite} 5import bus.simplebus._ 6 7import chisel3._ 8import chisel3.util.experimental.BoringUtils 9 10class NOOPSoC(implicit val p: NOOPConfig) extends Module { 11 val io = IO(new Bundle{ 12 val mem = new AXI4 13 val mmio = (if (p.FPGAPlatform) { new AXI4Lite } else { new SimpleBusUC }) 14 val mtip = Input(Bool()) 15 val meip = Input(Bool()) 16 }) 17 18 val noop = Module(new NOOP) 19 val cohMg = Module(new CoherenceManager) 20 val xbar = Module(new SimpleBusCrossbarNto1(2)) 21 cohMg.io.in <> noop.io.imem.mem 22 noop.io.dmem.coh <> cohMg.io.out.coh 23 xbar.io.in(0) <> cohMg.io.out.mem 24 xbar.io.in(1) <> noop.io.dmem.mem 25 io.mem <> xbar.io.out.toAXI4() 26 27 noop.io.imem.coh.resp.ready := true.B 28 noop.io.imem.coh.req.valid := false.B 29 noop.io.imem.coh.req.bits := DontCare 30 31 if (p.FPGAPlatform) io.mmio <> noop.io.mmio.toAXI4Lite() 32 else io.mmio <> noop.io.mmio 33 34 val mtipSync = RegNext(RegNext(io.mtip)) 35 val meipSync = RegNext(RegNext(io.meip)) 36 BoringUtils.addSource(mtipSync, "mtip") 37 BoringUtils.addSource(meipSync, "meip") 38} 39