xref: /XiangShan/src/main/scala/system/SoC.scala (revision 466eb0a86589ef09936a6b93475f2696700af4e0)
1package system
2
3import noop.{NOOP, NOOPConfig}
4import bus.axi4.{AXI4, AXI4Lite}
5import bus.simplebus._
6
7import chisel3._
8import chisel3.util.experimental.BoringUtils
9
10class NOOPSoC(implicit val p: NOOPConfig) extends Module {
11  val io = IO(new Bundle{
12    val mem = new AXI4
13    val mmio = (if (p.FPGAPlatform) { new AXI4Lite } else { new SimpleBusUC })
14    val mtip = Input(Bool())
15    val meip = Input(Bool())
16  })
17
18  val noop = Module(new NOOP)
19  val cohMg = Module(new CoherenceInterconnect)
20  cohMg.io.in(0) <> noop.io.imem
21  cohMg.io.in(1) <> noop.io.dmem
22  io.mem <> cohMg.io.out.toAXI4()
23
24  if (p.FPGAPlatform) io.mmio <> noop.io.mmio.toAXI4Lite()
25  else io.mmio <> noop.io.mmio
26
27  val mtipSync = RegNext(RegNext(io.mtip))
28  val meipSync = RegNext(RegNext(io.meip))
29  BoringUtils.addSource(mtipSync, "mtip")
30  BoringUtils.addSource(meipSync, "meip")
31}
32